1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2013 Keymile AG
3*4882a593Smuzhiyun * Valentin Longchamp <valentin.longchamp@keymile.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "../common/common.h"
11*4882a593Smuzhiyun #include "kmp204x.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* QRIO GPIO register offsets */
14*4882a593Smuzhiyun #define DIRECT_OFF 0x18
15*4882a593Smuzhiyun #define GPRT_OFF 0x1c
16*4882a593Smuzhiyun
qrio_get_gpio(u8 port_off,u8 gpio_nr)17*4882a593Smuzhiyun int qrio_get_gpio(u8 port_off, u8 gpio_nr)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun u32 gprt;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun gprt = in_be32(qrio_base + port_off + GPRT_OFF);
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun return (gprt >> gpio_nr) & 1U;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
qrio_set_gpio(u8 port_off,u8 gpio_nr,bool value)28*4882a593Smuzhiyun void qrio_set_gpio(u8 port_off, u8 gpio_nr, bool value)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun u32 gprt, mask;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun mask = 1U << gpio_nr;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun gprt = in_be32(qrio_base + port_off + GPRT_OFF);
37*4882a593Smuzhiyun if (value)
38*4882a593Smuzhiyun gprt |= mask;
39*4882a593Smuzhiyun else
40*4882a593Smuzhiyun gprt &= ~mask;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun out_be32(qrio_base + port_off + GPRT_OFF, gprt);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
qrio_gpio_direction_output(u8 port_off,u8 gpio_nr,bool value)45*4882a593Smuzhiyun void qrio_gpio_direction_output(u8 port_off, u8 gpio_nr, bool value)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun u32 direct, mask;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun mask = 1U << gpio_nr;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun direct = in_be32(qrio_base + port_off + DIRECT_OFF);
54*4882a593Smuzhiyun direct |= mask;
55*4882a593Smuzhiyun out_be32(qrio_base + port_off + DIRECT_OFF, direct);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun qrio_set_gpio(port_off, gpio_nr, value);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
qrio_gpio_direction_input(u8 port_off,u8 gpio_nr)60*4882a593Smuzhiyun void qrio_gpio_direction_input(u8 port_off, u8 gpio_nr)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun u32 direct, mask;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun mask = 1U << gpio_nr;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun direct = in_be32(qrio_base + port_off + DIRECT_OFF);
69*4882a593Smuzhiyun direct &= ~mask;
70*4882a593Smuzhiyun out_be32(qrio_base + port_off + DIRECT_OFF, direct);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
qrio_set_opendrain_gpio(u8 port_off,u8 gpio_nr,u8 val)73*4882a593Smuzhiyun void qrio_set_opendrain_gpio(u8 port_off, u8 gpio_nr, u8 val)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun u32 direct, mask;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun mask = 1U << gpio_nr;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun direct = in_be32(qrio_base + port_off + DIRECT_OFF);
82*4882a593Smuzhiyun if (val == 0)
83*4882a593Smuzhiyun /* set to output -> GPIO drives low */
84*4882a593Smuzhiyun direct |= mask;
85*4882a593Smuzhiyun else
86*4882a593Smuzhiyun /* set to input -> GPIO floating */
87*4882a593Smuzhiyun direct &= ~mask;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun out_be32(qrio_base + port_off + DIRECT_OFF, direct);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define WDMASK_OFF 0x16
93*4882a593Smuzhiyun
qrio_wdmask(u8 bit,bool wden)94*4882a593Smuzhiyun void qrio_wdmask(u8 bit, bool wden)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun u16 wdmask;
97*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun wdmask = in_be16(qrio_base + WDMASK_OFF);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (wden)
102*4882a593Smuzhiyun wdmask |= (1 << bit);
103*4882a593Smuzhiyun else
104*4882a593Smuzhiyun wdmask &= ~(1 << bit);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun out_be16(qrio_base + WDMASK_OFF, wdmask);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define PRST_OFF 0x1a
110*4882a593Smuzhiyun
qrio_prst(u8 bit,bool en,bool wden)111*4882a593Smuzhiyun void qrio_prst(u8 bit, bool en, bool wden)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun u16 prst;
114*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun qrio_wdmask(bit, wden);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun prst = in_be16(qrio_base + PRST_OFF);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (en)
121*4882a593Smuzhiyun prst &= ~(1 << bit);
122*4882a593Smuzhiyun else
123*4882a593Smuzhiyun prst |= (1 << bit);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun out_be16(qrio_base + PRST_OFF, prst);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define PRSTCFG_OFF 0x1c
129*4882a593Smuzhiyun
qrio_prstcfg(u8 bit,u8 mode)130*4882a593Smuzhiyun void qrio_prstcfg(u8 bit, u8 mode)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun u32 prstcfg;
133*4882a593Smuzhiyun u8 i;
134*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun prstcfg = in_be32(qrio_base + PRSTCFG_OFF);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
139*4882a593Smuzhiyun if (mode & (1<<i))
140*4882a593Smuzhiyun set_bit(2*bit+i, &prstcfg);
141*4882a593Smuzhiyun else
142*4882a593Smuzhiyun clear_bit(2*bit+i, &prstcfg);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun out_be32(qrio_base + PRSTCFG_OFF, prstcfg);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define CTRLH_OFF 0x02
149*4882a593Smuzhiyun #define CTRLH_WRL_BOOT 0x01
150*4882a593Smuzhiyun #define CTRLH_WRL_UNITRUN 0x02
151*4882a593Smuzhiyun
qrio_set_leds(void)152*4882a593Smuzhiyun void qrio_set_leds(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun u8 ctrlh;
155*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* set UNIT LED to RED and BOOT LED to ON */
158*4882a593Smuzhiyun ctrlh = in_8(qrio_base + CTRLH_OFF);
159*4882a593Smuzhiyun ctrlh |= (CTRLH_WRL_BOOT | CTRLH_WRL_UNITRUN);
160*4882a593Smuzhiyun out_8(qrio_base + CTRLH_OFF, ctrlh);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #define CTRLL_OFF 0x03
164*4882a593Smuzhiyun #define CTRLL_WRB_BUFENA 0x20
165*4882a593Smuzhiyun
qrio_enable_app_buffer(void)166*4882a593Smuzhiyun void qrio_enable_app_buffer(void)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun u8 ctrll;
169*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* enable application buffer */
172*4882a593Smuzhiyun ctrll = in_8(qrio_base + CTRLL_OFF);
173*4882a593Smuzhiyun ctrll |= (CTRLL_WRB_BUFENA);
174*4882a593Smuzhiyun out_8(qrio_base + CTRLL_OFF, ctrll);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #define REASON1_OFF 0x12
178*4882a593Smuzhiyun #define REASON1_CPUWD 0x01
179*4882a593Smuzhiyun
qrio_cpuwd_flag(bool flag)180*4882a593Smuzhiyun void qrio_cpuwd_flag(bool flag)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun u8 reason1;
183*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
184*4882a593Smuzhiyun reason1 = in_8(qrio_base + REASON1_OFF);
185*4882a593Smuzhiyun if (flag)
186*4882a593Smuzhiyun reason1 |= REASON1_CPUWD;
187*4882a593Smuzhiyun else
188*4882a593Smuzhiyun reason1 &= ~REASON1_CPUWD;
189*4882a593Smuzhiyun out_8(qrio_base + REASON1_OFF, reason1);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define RSTCFG_OFF 0x11
193*4882a593Smuzhiyun
qrio_uprstreq(u8 mode)194*4882a593Smuzhiyun void qrio_uprstreq(u8 mode)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun u32 rstcfg;
197*4882a593Smuzhiyun void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun rstcfg = in_8(qrio_base + RSTCFG_OFF);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (mode & UPREQ_CORE_RST)
202*4882a593Smuzhiyun rstcfg |= UPREQ_CORE_RST;
203*4882a593Smuzhiyun else
204*4882a593Smuzhiyun rstcfg &= ~UPREQ_CORE_RST;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun out_8(qrio_base + RSTCFG_OFF, rstcfg);
207*4882a593Smuzhiyun }
208