1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2013 Keymile AG
3*4882a593Smuzhiyun * Valentin Longchamp <valentin.longchamp@keymile.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011,2012 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <command.h>
12*4882a593Smuzhiyun #include <netdev.h>
13*4882a593Smuzhiyun #include <linux/compiler.h>
14*4882a593Smuzhiyun #include <asm/mmu.h>
15*4882a593Smuzhiyun #include <asm/processor.h>
16*4882a593Smuzhiyun #include <asm/cache.h>
17*4882a593Smuzhiyun #include <asm/immap_85xx.h>
18*4882a593Smuzhiyun #include <asm/fsl_law.h>
19*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
20*4882a593Smuzhiyun #include <asm/fsl_portals.h>
21*4882a593Smuzhiyun #include <asm/fsl_liodn.h>
22*4882a593Smuzhiyun #include <fm_eth.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "../common/common.h"
25*4882a593Smuzhiyun #include "kmp204x.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
30*4882a593Smuzhiyun
checkboard(void)31*4882a593Smuzhiyun int checkboard(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun printf("Board: Keymile %s\n", CONFIG_KM_BOARD_NAME);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun return 0;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* I2C deblocking uses the algorithm defined in board/keymile/common/common.c
39*4882a593Smuzhiyun * 2 dedicated QRIO GPIOs externally pull the SCL and SDA lines
40*4882a593Smuzhiyun * For I2C only the low state is activly driven and high state is pulled-up
41*4882a593Smuzhiyun * by a resistor. Therefore the deblock GPIOs are used
42*4882a593Smuzhiyun * -> as an active output to drive a low state
43*4882a593Smuzhiyun * -> as an open-drain input to have a pulled-up high state
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* QRIO GPIOs used for deblocking */
47*4882a593Smuzhiyun #define DEBLOCK_PORT1 GPIO_A
48*4882a593Smuzhiyun #define DEBLOCK_SCL1 20
49*4882a593Smuzhiyun #define DEBLOCK_SDA1 21
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* By default deblock GPIOs are floating */
i2c_deblock_gpio_cfg(void)52*4882a593Smuzhiyun static void i2c_deblock_gpio_cfg(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun /* set I2C bus 1 deblocking GPIOs input, but 0 value for open drain */
55*4882a593Smuzhiyun qrio_gpio_direction_input(DEBLOCK_PORT1, DEBLOCK_SCL1);
56*4882a593Smuzhiyun qrio_gpio_direction_input(DEBLOCK_PORT1, DEBLOCK_SDA1);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun qrio_set_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1, 0);
59*4882a593Smuzhiyun qrio_set_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1, 0);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
set_sda(int state)62*4882a593Smuzhiyun void set_sda(int state)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun qrio_set_opendrain_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1, state);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
set_scl(int state)67*4882a593Smuzhiyun void set_scl(int state)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun qrio_set_opendrain_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1, state);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
get_sda(void)72*4882a593Smuzhiyun int get_sda(void)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun return qrio_get_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
get_scl(void)77*4882a593Smuzhiyun int get_scl(void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun return qrio_get_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define ZL30158_RST 8
84*4882a593Smuzhiyun #define BFTIC4_RST 0
85*4882a593Smuzhiyun #define RSTRQSR1_WDT_RR 0x00200000
86*4882a593Smuzhiyun #define RSTRQSR1_SW_RR 0x00100000
87*4882a593Smuzhiyun
board_early_init_f(void)88*4882a593Smuzhiyun int board_early_init_f(void)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
91*4882a593Smuzhiyun bool cpuwd_flag = false;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* configure mode for uP reset request */
94*4882a593Smuzhiyun qrio_uprstreq(UPREQ_CORE_RST);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* board only uses the DDR_MCK0, so disable the DDR_MCK1/2/3 */
97*4882a593Smuzhiyun setbits_be32(&gur->ddrclkdr, 0x001f000f);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* set reset reason according CPU register */
100*4882a593Smuzhiyun if ((gur->rstrqsr1 & (RSTRQSR1_WDT_RR | RSTRQSR1_SW_RR)) ==
101*4882a593Smuzhiyun RSTRQSR1_WDT_RR)
102*4882a593Smuzhiyun cpuwd_flag = true;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun qrio_cpuwd_flag(cpuwd_flag);
105*4882a593Smuzhiyun /* clear CPU bits by writing 1 */
106*4882a593Smuzhiyun setbits_be32(&gur->rstrqsr1, RSTRQSR1_WDT_RR | RSTRQSR1_SW_RR);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* set the BFTIC's prstcfg to reset at power-up and unit reset only */
109*4882a593Smuzhiyun qrio_prstcfg(BFTIC4_RST, PRSTCFG_POWUP_UNIT_RST);
110*4882a593Smuzhiyun /* and enable WD on it */
111*4882a593Smuzhiyun qrio_wdmask(BFTIC4_RST, true);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* set the ZL30138's prstcfg to reset at power-up only */
114*4882a593Smuzhiyun qrio_prstcfg(ZL30158_RST, PRSTCFG_POWUP_RST);
115*4882a593Smuzhiyun /* and take it out of reset as soon as possible (needed for Hooper) */
116*4882a593Smuzhiyun qrio_prst(ZL30158_RST, false, false);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
board_early_init_r(void)121*4882a593Smuzhiyun int board_early_init_r(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun int ret = 0;
124*4882a593Smuzhiyun /* Flush d-cache and invalidate i-cache of any FLASH data */
125*4882a593Smuzhiyun flush_dcache();
126*4882a593Smuzhiyun invalidate_icache();
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun set_liodns();
129*4882a593Smuzhiyun setup_portals();
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun ret = trigger_fpga_config();
132*4882a593Smuzhiyun if (ret)
133*4882a593Smuzhiyun printf("error triggering PCIe FPGA config\n");
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* enable the Unit LED (red) & Boot LED (on) */
136*4882a593Smuzhiyun qrio_set_leds();
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* enable Application Buffer */
139*4882a593Smuzhiyun qrio_enable_app_buffer();
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return ret;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
get_board_sys_clk(unsigned long dummy)144*4882a593Smuzhiyun unsigned long get_board_sys_clk(unsigned long dummy)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun return 66666666;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define ETH_FRONT_PHY_RST 15
150*4882a593Smuzhiyun #define QSFP2_RST 11
151*4882a593Smuzhiyun #define QSFP1_RST 10
152*4882a593Smuzhiyun #define ZL30343_RST 9
153*4882a593Smuzhiyun
misc_init_f(void)154*4882a593Smuzhiyun int misc_init_f(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun /* configure QRIO pis for i2c deblocking */
157*4882a593Smuzhiyun i2c_deblock_gpio_cfg();
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* configure the front phy's prstcfg and take it out of reset */
160*4882a593Smuzhiyun qrio_prstcfg(ETH_FRONT_PHY_RST, PRSTCFG_POWUP_UNIT_CORE_RST);
161*4882a593Smuzhiyun qrio_prst(ETH_FRONT_PHY_RST, false, false);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* set the ZL30343 prstcfg to reset at power-up only */
164*4882a593Smuzhiyun qrio_prstcfg(ZL30343_RST, PRSTCFG_POWUP_RST);
165*4882a593Smuzhiyun /* and enable the WD on it */
166*4882a593Smuzhiyun qrio_wdmask(ZL30343_RST, true);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* set the QSFPs' prstcfg to reset at power-up and unit rst only */
169*4882a593Smuzhiyun qrio_prstcfg(QSFP1_RST, PRSTCFG_POWUP_UNIT_RST);
170*4882a593Smuzhiyun qrio_prstcfg(QSFP2_RST, PRSTCFG_POWUP_UNIT_RST);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* and enable the WD on them */
173*4882a593Smuzhiyun qrio_wdmask(QSFP1_RST, true);
174*4882a593Smuzhiyun qrio_wdmask(QSFP2_RST, true);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define NUM_SRDS_BANKS 2
180*4882a593Smuzhiyun
misc_init_r(void)181*4882a593Smuzhiyun int misc_init_r(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun serdes_corenet_t *regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
184*4882a593Smuzhiyun u32 expected[NUM_SRDS_BANKS] = {SRDS_PLLCR0_RFCK_SEL_100,
185*4882a593Smuzhiyun SRDS_PLLCR0_RFCK_SEL_125};
186*4882a593Smuzhiyun unsigned int i;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* check SERDES reference clocks */
189*4882a593Smuzhiyun for (i = 0; i < NUM_SRDS_BANKS; i++) {
190*4882a593Smuzhiyun u32 actual = in_be32(®s->bank[i].pllcr0);
191*4882a593Smuzhiyun actual &= SRDS_PLLCR0_RFCK_SEL_MASK;
192*4882a593Smuzhiyun if (actual != expected[i]) {
193*4882a593Smuzhiyun printf("Warning: SERDES bank %u expects reference \
194*4882a593Smuzhiyun clock %sMHz, but actual is %sMHz\n", i + 1,
195*4882a593Smuzhiyun serdes_clock_to_string(expected[i]),
196*4882a593Smuzhiyun serdes_clock_to_string(actual));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #if defined(CONFIG_HUSH_INIT_VAR)
hush_init_var(void)205*4882a593Smuzhiyun int hush_init_var(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #if defined(CONFIG_LAST_STAGE_INIT)
213*4882a593Smuzhiyun
last_stage_init(void)214*4882a593Smuzhiyun int last_stage_init(void)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun #if defined(CONFIG_KMCOGE4)
217*4882a593Smuzhiyun /* on KMCOGE4, the BFTIC4 is on the LBAPP2 */
218*4882a593Smuzhiyun struct bfticu_iomap *bftic4 =
219*4882a593Smuzhiyun (struct bfticu_iomap *)CONFIG_SYS_LBAPP2_BASE;
220*4882a593Smuzhiyun u8 dip_switch = in_8((u8 *)&(bftic4->mswitch)) & BFTICU_DIPSWITCH_MASK;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (dip_switch != 0) {
223*4882a593Smuzhiyun /* start bootloader */
224*4882a593Smuzhiyun puts("DIP: Enabled\n");
225*4882a593Smuzhiyun env_set("actual_bank", "0");
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun #endif
228*4882a593Smuzhiyun set_km_env();
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
fdt_fixup_fman_mac_addresses(void * blob)235*4882a593Smuzhiyun void fdt_fixup_fman_mac_addresses(void *blob)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun int node, i, ret;
238*4882a593Smuzhiyun char *tmp, *end;
239*4882a593Smuzhiyun unsigned char mac_addr[6];
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* get the mac addr from env */
242*4882a593Smuzhiyun tmp = env_get("ethaddr");
243*4882a593Smuzhiyun if (!tmp) {
244*4882a593Smuzhiyun printf("ethaddr env variable not defined\n");
245*4882a593Smuzhiyun return;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun for (i = 0; i < 6; i++) {
248*4882a593Smuzhiyun mac_addr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
249*4882a593Smuzhiyun if (tmp)
250*4882a593Smuzhiyun tmp = (*end) ? end+1 : end;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* find the correct fdt ethernet path and correct it */
254*4882a593Smuzhiyun node = fdt_path_offset(blob, "/soc/fman/ethernet@e8000");
255*4882a593Smuzhiyun if (node < 0) {
256*4882a593Smuzhiyun printf("no /soc/fman/ethernet path offset\n");
257*4882a593Smuzhiyun return;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun ret = fdt_setprop(blob, node, "local-mac-address", &mac_addr, 6);
260*4882a593Smuzhiyun if (ret) {
261*4882a593Smuzhiyun printf("error setting local-mac-address property\n");
262*4882a593Smuzhiyun return;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun #endif
266*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)267*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun phys_addr_t base;
270*4882a593Smuzhiyun phys_size_t size;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun base = env_get_bootm_low();
275*4882a593Smuzhiyun size = env_get_bootm_size();
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun fdt_fixup_memory(blob, (u64)base, (u64)size);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
280*4882a593Smuzhiyun fsl_fdt_fixup_dr_usb(blob, bd);
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #ifdef CONFIG_PCI
284*4882a593Smuzhiyun pci_of_setup(blob, bd);
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun fdt_fixup_liodn(blob);
288*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
289*4882a593Smuzhiyun fdt_fixup_fman_ethernet(blob);
290*4882a593Smuzhiyun fdt_fixup_fman_mac_addresses(blob);
291*4882a593Smuzhiyun #endif
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #if defined(CONFIG_POST)
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* DIC26_SELFTEST GPIO used to start factory test sw */
299*4882a593Smuzhiyun #define SELFTEST_PORT GPIO_A
300*4882a593Smuzhiyun #define SELFTEST_PIN 31
301*4882a593Smuzhiyun
post_hotkeys_pressed(void)302*4882a593Smuzhiyun int post_hotkeys_pressed(void)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun qrio_gpio_direction_input(SELFTEST_PORT, SELFTEST_PIN);
305*4882a593Smuzhiyun return qrio_get_gpio(SELFTEST_PORT, SELFTEST_PIN);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun #endif
308