1*4882a593Smuzhiyun# 2*4882a593Smuzhiyun# (C) Copyright 2012 3*4882a593Smuzhiyun# Stefan Bigler, Keymile AG, stefan.bigler@keymile.com 4*4882a593Smuzhiyun# Norbert Mayer, Keymile AG, norbert.mayer@keymile.com 5*4882a593Smuzhiyun# Deepak Patel, XENTECH Limited, deepak.patel@xentech.co.uk 6*4882a593Smuzhiyun# 7*4882a593Smuzhiyun# SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun# 9*4882a593Smuzhiyun# Refer doc/README.kwbimage for more details about how-to configure 10*4882a593Smuzhiyun# and create kirkwood boot image 11*4882a593Smuzhiyun# 12*4882a593Smuzhiyun# This configuration applies to COGE5 design (ARM-part) 13*4882a593Smuzhiyun# Two 8-Bit devices are connected on the 16-Bit bus on the same 14*4882a593Smuzhiyun# chip-select. The supported devices are 15*4882a593Smuzhiyun# MT47H256M8EB-3IT:C 16*4882a593Smuzhiyun# MT47H256M8EB-25EIT:C 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun# Boot Media configurations 19*4882a593SmuzhiyunBOOT_FROM spi # Boot from SPI flash 20*4882a593Smuzhiyun 21*4882a593SmuzhiyunDATA 0xFFD10000 0x01112222 # MPP Control 0 Register 22*4882a593Smuzhiyun# bit 3-0: 2, MPPSel0 SPI_CSn (1=NF_IO[2]) 23*4882a593Smuzhiyun# bit 7-4: 2, MPPSel1 SPI_MOSI (1=NF_IO[3]) 24*4882a593Smuzhiyun# bit 12-8: 2, MPPSel2 SPI_SCK (1=NF_IO[4]) 25*4882a593Smuzhiyun# bit 15-12: 2, MPPSel3 SPI_MISO (1=NF_IO[5]) 26*4882a593Smuzhiyun# bit 19-16: 1, MPPSel4 NF_IO[6] 27*4882a593Smuzhiyun# bit 23-20: 1, MPPSel5 NF_IO[7] 28*4882a593Smuzhiyun# bit 27-24: 1, MPPSel6 SYSRST_O 29*4882a593Smuzhiyun# bit 31-28: 0, MPPSel7 GPO[7] 30*4882a593Smuzhiyun 31*4882a593SmuzhiyunDATA 0xFFD10004 0x03303300 # MPP Control 1 Register 32*4882a593Smuzhiyun# bit 3-0: 0, MPPSel8 GPIO[8] CPU_SDA bitbanged 33*4882a593Smuzhiyun# bit 7-4: 0, MPPSel9 GPIO[9] CPU_SCL bitbanged 34*4882a593Smuzhiyun# bit 12-8: 3, MPPSel10 UA0_TXD 35*4882a593Smuzhiyun# bit 15-12: 3, MPPSel11 UA0_RXD 36*4882a593Smuzhiyun# bit 19-16: 0, MPPSel12 not connected 37*4882a593Smuzhiyun# bit 23-20: 3, MPPSel13 GPIO[14] 38*4882a593Smuzhiyun# bit 27-24: 3, MPPSel14 GPIO[15] 39*4882a593Smuzhiyun# bit 31-28: 0, MPPSel15 GPIO[16] BOOT_FL_SEL (SPI-MUX Signal) 40*4882a593Smuzhiyun 41*4882a593SmuzhiyunDATA 0xFFD10008 0x00001100 # MPP Control 2 Register 42*4882a593Smuzhiyun# bit 3-0: 0, MPPSel16 GPIO[16] 43*4882a593Smuzhiyun# bit 7-4: 0, MPPSel17 not connected 44*4882a593Smuzhiyun# bit 11-8: 1, MPPSel18 NF_IO[0] 45*4882a593Smuzhiyun# bit 15-12: 1, MPPSel19 NF_IO[1] 46*4882a593Smuzhiyun# bit 19-16: 0, MPPSel20 GPIO[20] 47*4882a593Smuzhiyun# bit 23-20: 0, MPPSel21 GPIO[21] 48*4882a593Smuzhiyun# bit 27-24: 0, MPPSel22 GPIO[22] 49*4882a593Smuzhiyun# bit 31-28: 0, MPPSel23 GPIO[23] 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun# MPP Control 3-6 Register untouched (MPP24-49) 52*4882a593Smuzhiyun 53*4882a593SmuzhiyunDATA 0xFFD100E0 0x1B1B1B1B # IO Configuration 0 Register 54*4882a593Smuzhiyun# bit 2-0: 3, Reserved 55*4882a593Smuzhiyun# bit 5-3: 3, Reserved 56*4882a593Smuzhiyun# bit 6: 0, Reserved 57*4882a593Smuzhiyun# bit 7: 0, RGMII-pads voltage = 3.3V 58*4882a593Smuzhiyun# bit 10-8: 3, Reserved 59*4882a593Smuzhiyun# bit 13-11: 3, Reserved 60*4882a593Smuzhiyun# bit 14: 0, Reserved 61*4882a593Smuzhiyun# bit 15: 0, MPP RGMII-pads voltage = 3.3V 62*4882a593Smuzhiyun# bit 31-16 0x1B1B, Reserved 63*4882a593Smuzhiyun 64*4882a593SmuzhiyunDATA 0xFFD20134 0x66666666 # L2 RAM Timing 0 Register 65*4882a593Smuzhiyun# bit 0-1: 2, Tag RAM RTC RAM0 66*4882a593Smuzhiyun# bit 3-2: 1, Tag RAM WTC RAM0 67*4882a593Smuzhiyun# bit 7-4: 6, Reserved 68*4882a593Smuzhiyun# bit 9-8: 2, Valid RAM RTC RAM 69*4882a593Smuzhiyun# bit 11-10: 1, Valid RAM WTC RAM 70*4882a593Smuzhiyun# bit 13-12: 2, Dirty RAM RTC RAM 71*4882a593Smuzhiyun# bit 15-14: 1, Dirty RAM WTC RAM 72*4882a593Smuzhiyun# bit 17-16: 2, Data RAM RTC RAM0 73*4882a593Smuzhiyun# bit 19-18: 1, Data RAM WTC RAM0 74*4882a593Smuzhiyun# bit 21-20: 2, Data RAM RTC RAM1 75*4882a593Smuzhiyun# bit 23-22: 1, Data RAM WTC RAM1 76*4882a593Smuzhiyun# bit 25-24: 2, Data RAM RTC RAM2 77*4882a593Smuzhiyun# bit 27-26: 1, Data RAM WTC RAM2 78*4882a593Smuzhiyun# bit 29-28: 2, Data RAM RTC RAM3 79*4882a593Smuzhiyun# bit 31-30: 1, Data RAM WTC RAM4 80*4882a593Smuzhiyun 81*4882a593SmuzhiyunDATA 0xFFD20138 0x66666666 # L2 RAM Timing 1 Register 82*4882a593Smuzhiyun# bit 15-0: ?, Reserved 83*4882a593Smuzhiyun# bit 17-16: 2, ECC RAM RTC RAM0 84*4882a593Smuzhiyun# bit 19-18: 1, ECC RAM WTC RAM0 85*4882a593Smuzhiyun# bit 31-20: ?,Reserved 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun# NOTE: Don't write on 0x20148 , 0x2014c and 0x20154, leave them untouched! 88*4882a593Smuzhiyun# If not it could cause KW Exceptions during boot in Fast Corners/High Voltage 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun# SDRAM initalization 91*4882a593SmuzhiyunDATA 0xFFD01400 0x430004E0 # SDRAM Configuration Register 92*4882a593Smuzhiyun# bit 13-0: 0x4E0, DDR2 clks refresh rate 93*4882a593Smuzhiyun# bit 14: 0, reserved 94*4882a593Smuzhiyun# bit 15: 0, reserved 95*4882a593Smuzhiyun# bit 16: 0, CPU to Dram Write buffer policy 96*4882a593Smuzhiyun# bit 17: 0, Enable Registered DIMM or Equivalent Sampling Logic 97*4882a593Smuzhiyun# bit 19-18: 0, reserved 98*4882a593Smuzhiyun# bit 23-20: 0, reserved 99*4882a593Smuzhiyun# bit 24: 1, enable exit self refresh mode on DDR access 100*4882a593Smuzhiyun# bit 25: 1, required 101*4882a593Smuzhiyun# bit 29-26: 0, reserved 102*4882a593Smuzhiyun# bit 31-30: 1, reserved 103*4882a593Smuzhiyun 104*4882a593SmuzhiyunDATA 0xFFD01404 0x36543000 # DDR Controller Control Low 105*4882a593Smuzhiyun# bit 3-0: 0, reserved 106*4882a593Smuzhiyun# bit 4: 0, 2T mode =addr/cmd in same cycle 107*4882a593Smuzhiyun# bit 5: 0, clk is driven during self refresh, we don't care for APX 108*4882a593Smuzhiyun# bit 6: 0, use recommended falling edge of clk for addr/cmd 109*4882a593Smuzhiyun# bit 7-11: 0, reserved 110*4882a593Smuzhiyun# bit 12-13: 1, reserved, required 1 111*4882a593Smuzhiyun# bit 14: 0, input buffer always powered up 112*4882a593Smuzhiyun# bit 17-15: 0, reserved 113*4882a593Smuzhiyun# bit 18: 1, cpu lock transaction enabled 114*4882a593Smuzhiyun# bit 19: 0, reserved 115*4882a593Smuzhiyun# bit 23-20: 5, recommended value for CL=4 and STARTBURST_DEL disabled bit31=0 116*4882a593Smuzhiyun# bit 27-24: 6, CL+1, STARTBURST sample stages, freq 200-399MHz, unbuffer DIMM 117*4882a593Smuzhiyun# bit 30-28: 3, required 118*4882a593Smuzhiyun# bit 31: 0, no additional STARTBURST delay 119*4882a593Smuzhiyun 120*4882a593SmuzhiyunDATA 0xFFD01408 0x2202444E # DDR Timing (Low) (active cycles value +1) 121*4882a593Smuzhiyun# bit 3-0: 0xe, TRAS = 45ns -> 15 clk cycles 122*4882a593Smuzhiyun# bit 7-4: 0x4, TRCD = 15ns -> 5 clk cycles 123*4882a593Smuzhiyun# bit 11-8: 0x4, TRP = 15ns -> 5 clk cycles 124*4882a593Smuzhiyun# bit 15-12: 0x4, TWR = 15ns -> 5 clk cycles 125*4882a593Smuzhiyun# bit 19-16: 0x2, TWTR = 7,5ns -> 3 clk cycles 126*4882a593Smuzhiyun# bit 20: 0, extended TRAS msb 127*4882a593Smuzhiyun# bit 23-21: 0, reserved 128*4882a593Smuzhiyun# bit 27-24: 0x2, TRRD = 7,5ns -> 3 clk cycles 129*4882a593Smuzhiyun# bit 31-28: 0x2, TRTP = 7,5ns -> 3 clk cycles 130*4882a593Smuzhiyun 131*4882a593SmuzhiyunDATA 0xFFD0140C 0x0000003E # DDR Timing (High) 132*4882a593Smuzhiyun# bit 6-0: 0x3E, TRFC = 195ns -> 63 clk cycles 133*4882a593Smuzhiyun# bit 8-7: 0, TR2R 134*4882a593Smuzhiyun# bit 10-9: 0, TR2W 135*4882a593Smuzhiyun# bit 12-11: 0, TW2W 136*4882a593Smuzhiyun# bit 31-13: 0, reserved 137*4882a593Smuzhiyun 138*4882a593SmuzhiyunDATA 0xFFD01410 0x00000000 # DDR Address Control 139*4882a593Smuzhiyun# bit 1-0: 0, Cs0width=x8 (2 devices) 140*4882a593Smuzhiyun# bit 3-2: 0, Cs0size=2Gb 141*4882a593Smuzhiyun# bit 5-4: 0, Cs1width=nonexistent 142*4882a593Smuzhiyun# bit 7-6: 0, Cs1size =nonexistent 143*4882a593Smuzhiyun# bit 9-8: 0, Cs2width=nonexistent 144*4882a593Smuzhiyun# bit 11-10: 0, Cs2size =nonexistent 145*4882a593Smuzhiyun# bit 13-12: 0, Cs3width=nonexistent 146*4882a593Smuzhiyun# bit 15-14: 0, Cs3size =nonexistent 147*4882a593Smuzhiyun# bit 16: 0, Cs0AddrSel 148*4882a593Smuzhiyun# bit 17: 0, Cs1AddrSel 149*4882a593Smuzhiyun# bit 18: 0, Cs2AddrSel 150*4882a593Smuzhiyun# bit 19: 0, Cs3AddrSel 151*4882a593Smuzhiyun# bit 31-20: 0, required 152*4882a593Smuzhiyun 153*4882a593SmuzhiyunDATA 0xFFD01414 0x00000000 # DDR Open Pages Control 154*4882a593Smuzhiyun# bit 0: 0, OpenPage enabled 155*4882a593Smuzhiyun# bit 31-1: 0, required 156*4882a593Smuzhiyun 157*4882a593SmuzhiyunDATA 0xFFD01418 0x00000000 # DDR Operation 158*4882a593Smuzhiyun# bit 3-0: 0, DDR cmd 159*4882a593Smuzhiyun# bit 31-4: 0, required 160*4882a593Smuzhiyun 161*4882a593SmuzhiyunDATA 0xFFD0141C 0x00000652 # DDR Mode 162*4882a593Smuzhiyun# bit 2-0: 2, Burst Length = 4 163*4882a593Smuzhiyun# bit 3: 0, Burst Type 164*4882a593Smuzhiyun# bit 6-4: 5, CAS Latency = 5 165*4882a593Smuzhiyun# bit 7: 0, Test mode 166*4882a593Smuzhiyun# bit 8: 0, DLL Reset 167*4882a593Smuzhiyun# bit 11-9: 3, Write recovery for auto-precharge must be 3 168*4882a593Smuzhiyun# bit 12: 0, Active power down exit time, fast exit 169*4882a593Smuzhiyun# bit 14-13: 0, reserved 170*4882a593Smuzhiyun# bit 31-15: 0, reserved 171*4882a593Smuzhiyun 172*4882a593SmuzhiyunDATA 0xFFD01420 0x00000006 # DDR Extended Mode 173*4882a593Smuzhiyun# bit 0: 0, DDR DLL enabled 174*4882a593Smuzhiyun# bit 1: 1, DDR drive strenght reduced 175*4882a593Smuzhiyun# bit 2: 1, DDR ODT control lsb, 75ohm termination [RTT0] 176*4882a593Smuzhiyun# bit 5-3: 0, required 177*4882a593Smuzhiyun# bit 6: 0, DDR ODT control msb, 75ohm termination [RTT1] 178*4882a593Smuzhiyun# bit 9-7: 0, required 179*4882a593Smuzhiyun# bit 10: 0, differential DQS enabled 180*4882a593Smuzhiyun# bit 11: 0, required 181*4882a593Smuzhiyun# bit 12: 0, DDR output buffer enabled 182*4882a593Smuzhiyun# bit 31-13: 0 required 183*4882a593Smuzhiyun 184*4882a593SmuzhiyunDATA 0xFFD01424 0x0000F17F # DDR Controller Control High 185*4882a593Smuzhiyun# bit 2-0: 7, required 186*4882a593Smuzhiyun# bit 3: 1, MBUS Burst Chop disabled 187*4882a593Smuzhiyun# bit 6-4: 7, required 188*4882a593Smuzhiyun# bit 7: 0, reserved 189*4882a593Smuzhiyun# bit 8: 1, add sample stage required for > 266Mhz 190*4882a593Smuzhiyun# bit 9: 0, no half clock cycle addition to dataout 191*4882a593Smuzhiyun# bit 10: 0, 1/4 clock cycle skew enabled for addr/ctl signals 192*4882a593Smuzhiyun# bit 11: 0, 1/4 clock cycle skew disabled for write mesh 193*4882a593Smuzhiyun# bit 15-12:0xf, required 194*4882a593Smuzhiyun# bit 31-16: 0, required 195*4882a593Smuzhiyun 196*4882a593SmuzhiyunDATA 0xFFD01428 0x00084520 # DDR2 SDRAM Timing Low 197*4882a593Smuzhiyun# bit 3-0: 0, required 198*4882a593Smuzhiyun# bit 7-4: 2, M_ODT assertion 2 cycles after read start command 199*4882a593Smuzhiyun# bit 11-8: 5, M_ODT de-assertion 5 cycles after read start command 200*4882a593Smuzhiyun# (ODT turn off delay 2,5 clk cycles) 201*4882a593Smuzhiyun# bit 15-12: 4, internal ODT time based on bit 7-4 202*4882a593Smuzhiyun# with the considered SDRAM internal delay 203*4882a593Smuzhiyun# bit 19-16: 8, internal ODT de-assertion based on bit 11-8 204*4882a593Smuzhiyun# with the considered SDRAM internal delay 205*4882a593Smuzhiyun# bit 31-20: 0, required 206*4882a593Smuzhiyun 207*4882a593SmuzhiyunDATA 0xFFD0147c 0x00008452 # DDR2 SDRAM Timing High 208*4882a593Smuzhiyun# bit 3-0: 2, M_ODT assertion same as bit 11-8 209*4882a593Smuzhiyun# bit 7-4: 5, M_ODT de-assertion same as bit 15-12 210*4882a593Smuzhiyun# bit 11-8: 4, internal ODT assertion 2 cycles after write start command 211*4882a593Smuzhiyun# with the considered SDRAM internal delay 212*4882a593Smuzhiyun# bit 15-12: 8, internal ODT de-assertion 5 cycles after write start command 213*4882a593Smuzhiyun# with the considered SDRAM internal delay 214*4882a593Smuzhiyun 215*4882a593SmuzhiyunDATA 0xFFD01500 0x00000000 # CS[0]n Base address to 0x0 216*4882a593Smuzhiyun# bit 23-0: 0, reserved 217*4882a593Smuzhiyun# bit 31-24: 0, CPU CS Window0 Base Address, addr bits [31:24] 218*4882a593Smuzhiyun 219*4882a593SmuzhiyunDATA 0xFFD01504 0x1FFFFFF1 # CS[0]n Size 220*4882a593Smuzhiyun# bit 0: 1, Window enabled 221*4882a593Smuzhiyun# bit 1: 0, Write Protect disabled 222*4882a593Smuzhiyun# bit 3-2: 0, CS0 hit selected 223*4882a593Smuzhiyun# bit 23-4:ones, required 224*4882a593Smuzhiyun# bit 31-24:0x1F, Size (i.e. 512MB) 225*4882a593Smuzhiyun 226*4882a593SmuzhiyunDATA 0xFFD0150C 0x00000000 # CS[1]n Size, window disabled 227*4882a593SmuzhiyunDATA 0xFFD01514 0x00000000 # CS[2]n Size, window disabled 228*4882a593SmuzhiyunDATA 0xFFD0151C 0x00000000 # CS[3]n Size, window disabled 229*4882a593Smuzhiyun 230*4882a593SmuzhiyunDATA 0xFFD01494 0x00010000 # DDR ODT Control (Low) 231*4882a593Smuzhiyun# bit 3-0: 0, ODT0Rd, MODT[0] not asserted during read from DRAM CS0 232*4882a593Smuzhiyun# bit 7-4: 0, ODT0Rd, MODT[1] not asserted 233*4882a593Smuzhiyun# bit 11-8: 0, required 234*4882a593Smuzhiyun# big 15-11: 0, required 235*4882a593Smuzhiyun# bit 19-16: 1, ODT0Wr, MODT[0] asserted during write to DRAM CS0 236*4882a593Smuzhiyun# bit 23-20: 0, ODT0Wr, MODT[1] not asserted 237*4882a593Smuzhiyun# bit 27-24: 0, required 238*4882a593Smuzhiyun# bit 31-28: 0, required 239*4882a593Smuzhiyun 240*4882a593SmuzhiyunDATA 0xFFD01498 0x00000004 # DDR ODT Control (High) 241*4882a593Smuzhiyun# bit 1-0: 0, ODT0 controlled by ODT Control (low) register above 242*4882a593Smuzhiyun# bit 3-2: 1, ODT1 never active 243*4882a593Smuzhiyun# bit 31-4: 0, required 244*4882a593Smuzhiyun 245*4882a593SmuzhiyunDATA 0xFFD0149C 0x0000E801 # CPU ODT Control 246*4882a593Smuzhiyun# bit 3-0: 1, ODT0Rd, Internal ODT asserted during read from DRAM bank0 247*4882a593Smuzhiyun# bit 7-4: 0, ODT0Wr, Internal ODT not asserted during write to DRAM bank0 248*4882a593Smuzhiyun# bit 9-8: 0, ODTEn, controlled by ODT0Rd and ODT0Wr 249*4882a593Smuzhiyun# bit 11-10: 2, DQ_ODTSel. ODT select turned on, 75 ohm 250*4882a593Smuzhiyun# bit 13-12: 2, STARTBURST ODT buffer selected, 75 ohm 251*4882a593Smuzhiyun# bit 14: 1, STARTBURST ODT enabled 252*4882a593Smuzhiyun# bit 15: 1, Use ODT Block 253*4882a593Smuzhiyun 254*4882a593SmuzhiyunDATA 0xFFD01480 0x00000001 # DDR Initialization Control 255*4882a593Smuzhiyun# bit 0: 1, enable DDR init upon this register write 256*4882a593Smuzhiyun# bit 31-1: 0, reserved 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun# End of Header extension 259*4882a593SmuzhiyunDATA 0x0 0x0 260