1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2009
3*4882a593Smuzhiyun * Marvell Semiconductor <www.marvell.com>
4*4882a593Smuzhiyun * Prafulla Wadaskar <prafulla@marvell.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (C) Copyright 2009
7*4882a593Smuzhiyun * Stefan Roese, DENX Software Engineering, sr@denx.de.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * (C) Copyright 2010
10*4882a593Smuzhiyun * Heiko Schocher, DENX Software Engineering, hs@denx.de.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <i2c.h>
17*4882a593Smuzhiyun #include <nand.h>
18*4882a593Smuzhiyun #include <netdev.h>
19*4882a593Smuzhiyun #include <miiphy.h>
20*4882a593Smuzhiyun #include <spi.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <asm/arch/cpu.h>
23*4882a593Smuzhiyun #include <asm/arch/soc.h>
24*4882a593Smuzhiyun #include <asm/arch/mpp.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "../common/common.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * BOCO FPGA definitions
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun #define BOCO 0x10
34*4882a593Smuzhiyun #define REG_CTRL_H 0x02
35*4882a593Smuzhiyun #define MASK_WRL_UNITRUN 0x01
36*4882a593Smuzhiyun #define MASK_RBX_PGY_PRESENT 0x40
37*4882a593Smuzhiyun #define REG_IRQ_CIRQ2 0x2d
38*4882a593Smuzhiyun #define MASK_RBI_DEFECT_16 0x01
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * PHY registers definitions
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun #define PHY_MARVELL_OUI 0x5043
44*4882a593Smuzhiyun #define PHY_MARVELL_88E1118_MODEL 0x0022
45*4882a593Smuzhiyun #define PHY_MARVELL_88E1118R_MODEL 0x0024
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define PHY_MARVELL_PAGE_REG 0x0016
48*4882a593Smuzhiyun #define PHY_MARVELL_DEFAULT_PAGE 0x0000
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define PHY_MARVELL_88E1118R_LED_CTRL_PAGE 0x0003
51*4882a593Smuzhiyun #define PHY_MARVELL_88E1118R_LED_CTRL_REG 0x0010
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define PHY_MARVELL_88E1118R_LED_CTRL_RESERVED 0x1000
54*4882a593Smuzhiyun #define PHY_MARVELL_88E1118R_LED_CTRL_LED0_1000MB (0x7<<0)
55*4882a593Smuzhiyun #define PHY_MARVELL_88E1118R_LED_CTRL_LED1_ACT (0x3<<4)
56*4882a593Smuzhiyun #define PHY_MARVELL_88E1118R_LED_CTRL_LED2_LINK (0x0<<8)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* I/O pin to erase flash RGPP09 = MPP43 */
59*4882a593Smuzhiyun #define KM_FLASH_ERASE_ENABLE 43
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Multi-Purpose Pins Functionality configuration */
62*4882a593Smuzhiyun static const u32 kwmpp_config[] = {
63*4882a593Smuzhiyun MPP0_NF_IO2,
64*4882a593Smuzhiyun MPP1_NF_IO3,
65*4882a593Smuzhiyun MPP2_NF_IO4,
66*4882a593Smuzhiyun MPP3_NF_IO5,
67*4882a593Smuzhiyun MPP4_NF_IO6,
68*4882a593Smuzhiyun MPP5_NF_IO7,
69*4882a593Smuzhiyun MPP6_SYSRST_OUTn,
70*4882a593Smuzhiyun #if defined(KM_PCIE_RESET_MPP7)
71*4882a593Smuzhiyun MPP7_GPO,
72*4882a593Smuzhiyun #else
73*4882a593Smuzhiyun MPP7_PEX_RST_OUTn,
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun #if defined(CONFIG_SYS_I2C_SOFT)
76*4882a593Smuzhiyun MPP8_GPIO, /* SDA */
77*4882a593Smuzhiyun MPP9_GPIO, /* SCL */
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun MPP10_UART0_TXD,
80*4882a593Smuzhiyun MPP11_UART0_RXD,
81*4882a593Smuzhiyun MPP12_GPO, /* Reserved */
82*4882a593Smuzhiyun MPP13_UART1_TXD,
83*4882a593Smuzhiyun MPP14_UART1_RXD,
84*4882a593Smuzhiyun MPP15_GPIO, /* Not used */
85*4882a593Smuzhiyun MPP16_GPIO, /* Not used */
86*4882a593Smuzhiyun MPP17_GPIO, /* Reserved */
87*4882a593Smuzhiyun MPP18_NF_IO0,
88*4882a593Smuzhiyun MPP19_NF_IO1,
89*4882a593Smuzhiyun MPP20_GPIO,
90*4882a593Smuzhiyun MPP21_GPIO,
91*4882a593Smuzhiyun MPP22_GPIO,
92*4882a593Smuzhiyun MPP23_GPIO,
93*4882a593Smuzhiyun MPP24_GPIO,
94*4882a593Smuzhiyun MPP25_GPIO,
95*4882a593Smuzhiyun MPP26_GPIO,
96*4882a593Smuzhiyun MPP27_GPIO,
97*4882a593Smuzhiyun MPP28_GPIO,
98*4882a593Smuzhiyun MPP29_GPIO,
99*4882a593Smuzhiyun MPP30_GPIO,
100*4882a593Smuzhiyun MPP31_GPIO,
101*4882a593Smuzhiyun MPP32_GPIO,
102*4882a593Smuzhiyun MPP33_GPIO,
103*4882a593Smuzhiyun MPP34_GPIO, /* CDL1 (input) */
104*4882a593Smuzhiyun MPP35_GPIO, /* CDL2 (input) */
105*4882a593Smuzhiyun MPP36_GPIO, /* MAIN_IRQ (input) */
106*4882a593Smuzhiyun MPP37_GPIO, /* BOARD_LED */
107*4882a593Smuzhiyun MPP38_GPIO, /* Piggy3 LED[1] */
108*4882a593Smuzhiyun MPP39_GPIO, /* Piggy3 LED[2] */
109*4882a593Smuzhiyun MPP40_GPIO, /* Piggy3 LED[3] */
110*4882a593Smuzhiyun MPP41_GPIO, /* Piggy3 LED[4] */
111*4882a593Smuzhiyun MPP42_GPIO, /* Piggy3 LED[5] */
112*4882a593Smuzhiyun MPP43_GPIO, /* Piggy3 LED[6] */
113*4882a593Smuzhiyun MPP44_GPIO, /* Piggy3 LED[7], BIST_EN_L */
114*4882a593Smuzhiyun MPP45_GPIO, /* Piggy3 LED[8] */
115*4882a593Smuzhiyun MPP46_GPIO, /* Reserved */
116*4882a593Smuzhiyun MPP47_GPIO, /* Reserved */
117*4882a593Smuzhiyun MPP48_GPIO, /* Reserved */
118*4882a593Smuzhiyun MPP49_GPIO, /* SW_INTOUTn */
119*4882a593Smuzhiyun 0
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #if defined(CONFIG_KM_MGCOGE3UN)
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * Wait for startup OK from mgcoge3ne
127*4882a593Smuzhiyun */
startup_allowed(void)128*4882a593Smuzhiyun static int startup_allowed(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun unsigned char buf;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * Read CIRQ16 bit (bit 0)
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun if (i2c_read(BOCO, REG_IRQ_CIRQ2, 1, &buf, 1) != 0)
136*4882a593Smuzhiyun printf("%s: Error reading Boco\n", __func__);
137*4882a593Smuzhiyun else
138*4882a593Smuzhiyun if ((buf & MASK_RBI_DEFECT_16) == MASK_RBI_DEFECT_16)
139*4882a593Smuzhiyun return 1;
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #if (defined(CONFIG_KM_PIGGY4_88E6061)|defined(CONFIG_KM_PIGGY4_88E6352))
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * All boards with PIGGY4 connected via a simple switch have ethernet always
147*4882a593Smuzhiyun * present.
148*4882a593Smuzhiyun */
ethernet_present(void)149*4882a593Smuzhiyun int ethernet_present(void)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun return 1;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun #else
ethernet_present(void)154*4882a593Smuzhiyun int ethernet_present(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun uchar buf;
157*4882a593Smuzhiyun int ret = 0;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
160*4882a593Smuzhiyun printf("%s: Error reading Boco\n", __func__);
161*4882a593Smuzhiyun return -1;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun if ((buf & MASK_RBX_PGY_PRESENT) == MASK_RBX_PGY_PRESENT)
164*4882a593Smuzhiyun ret = 1;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun
initialize_unit_leds(void)170*4882a593Smuzhiyun static int initialize_unit_leds(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * Init the unit LEDs per default they all are
174*4882a593Smuzhiyun * ok apart from bootstat
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun uchar buf;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
179*4882a593Smuzhiyun printf("%s: Error reading Boco\n", __func__);
180*4882a593Smuzhiyun return -1;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun buf |= MASK_WRL_UNITRUN;
183*4882a593Smuzhiyun if (i2c_write(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
184*4882a593Smuzhiyun printf("%s: Error writing Boco\n", __func__);
185*4882a593Smuzhiyun return -1;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
set_bootcount_addr(void)190*4882a593Smuzhiyun static void set_bootcount_addr(void)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun uchar buf[32];
193*4882a593Smuzhiyun unsigned int bootcountaddr;
194*4882a593Smuzhiyun bootcountaddr = gd->ram_size - BOOTCOUNT_ADDR;
195*4882a593Smuzhiyun sprintf((char *)buf, "0x%x", bootcountaddr);
196*4882a593Smuzhiyun env_set("bootcountaddr", (char *)buf);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
misc_init_r(void)199*4882a593Smuzhiyun int misc_init_r(void)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun #if defined(CONFIG_KM_MGCOGE3UN)
202*4882a593Smuzhiyun char *wait_for_ne;
203*4882a593Smuzhiyun u8 dip_switch = kw_gpio_get_value(KM_FLASH_ERASE_ENABLE);
204*4882a593Smuzhiyun wait_for_ne = env_get("waitforne");
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if ((wait_for_ne != NULL) && (dip_switch == 0)) {
207*4882a593Smuzhiyun if (strcmp(wait_for_ne, "true") == 0) {
208*4882a593Smuzhiyun int cnt = 0;
209*4882a593Smuzhiyun int abort = 0;
210*4882a593Smuzhiyun puts("NE go: ");
211*4882a593Smuzhiyun while (startup_allowed() == 0) {
212*4882a593Smuzhiyun if (tstc()) {
213*4882a593Smuzhiyun (void) getc(); /* consume input */
214*4882a593Smuzhiyun abort = 1;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun udelay(200000);
218*4882a593Smuzhiyun cnt++;
219*4882a593Smuzhiyun if (cnt == 5)
220*4882a593Smuzhiyun puts("wait\b\b\b\b");
221*4882a593Smuzhiyun if (cnt == 10) {
222*4882a593Smuzhiyun cnt = 0;
223*4882a593Smuzhiyun puts(" \b\b\b\b");
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun if (abort == 1)
227*4882a593Smuzhiyun printf("\nAbort waiting for ne\n");
228*4882a593Smuzhiyun else
229*4882a593Smuzhiyun puts("OK\n");
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun initialize_unit_leds();
237*4882a593Smuzhiyun set_km_env();
238*4882a593Smuzhiyun set_bootcount_addr();
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
board_early_init_f(void)242*4882a593Smuzhiyun int board_early_init_f(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun #if defined(CONFIG_SYS_I2C_SOFT)
245*4882a593Smuzhiyun u32 tmp;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* set the 2 bitbang i2c pins as output gpios */
248*4882a593Smuzhiyun tmp = readl(MVEBU_GPIO0_BASE + 4);
249*4882a593Smuzhiyun writel(tmp & (~KM_KIRKWOOD_SOFT_I2C_GPIOS) , MVEBU_GPIO0_BASE + 4);
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun /* adjust SDRAM size for bank 0 */
252*4882a593Smuzhiyun mvebu_sdram_size_adjust(0);
253*4882a593Smuzhiyun kirkwood_mpp_conf(kwmpp_config, NULL);
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
board_init(void)257*4882a593Smuzhiyun int board_init(void)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun /* address of boot parameters */
260*4882a593Smuzhiyun gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun * The KM_FLASH_GPIO_PIN switches between using a
264*4882a593Smuzhiyun * NAND or a SPI FLASH. Set this pin on start
265*4882a593Smuzhiyun * to NAND mode.
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun kw_gpio_set_valid(KM_FLASH_GPIO_PIN, 1);
268*4882a593Smuzhiyun kw_gpio_direction_output(KM_FLASH_GPIO_PIN, 1);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #if defined(CONFIG_SYS_I2C_SOFT)
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun * Reinit the GPIO for I2C Bitbang driver so that the now
273*4882a593Smuzhiyun * available gpio framework is consistent. The calls to
274*4882a593Smuzhiyun * direction output in are not necessary, they are already done in
275*4882a593Smuzhiyun * board_early_init_f
276*4882a593Smuzhiyun */
277*4882a593Smuzhiyun kw_gpio_set_valid(KM_KIRKWOOD_SDA_PIN, 1);
278*4882a593Smuzhiyun kw_gpio_set_valid(KM_KIRKWOOD_SCL_PIN, 1);
279*4882a593Smuzhiyun #endif
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #if defined(CONFIG_SYS_EEPROM_WREN)
282*4882a593Smuzhiyun kw_gpio_set_valid(KM_KIRKWOOD_ENV_WP, 38);
283*4882a593Smuzhiyun kw_gpio_direction_output(KM_KIRKWOOD_ENV_WP, 1);
284*4882a593Smuzhiyun #endif
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #if defined(CONFIG_KM_FPGA_CONFIG)
287*4882a593Smuzhiyun trigger_fpga_config();
288*4882a593Smuzhiyun #endif
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
board_late_init(void)293*4882a593Smuzhiyun int board_late_init(void)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun #if (defined(CONFIG_KM_COGE5UN) | defined(CONFIG_KM_MGCOGE3UN))
296*4882a593Smuzhiyun u8 dip_switch = kw_gpio_get_value(KM_FLASH_ERASE_ENABLE);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* if pin 1 do full erase */
299*4882a593Smuzhiyun if (dip_switch != 0) {
300*4882a593Smuzhiyun /* start bootloader */
301*4882a593Smuzhiyun puts("DIP: Enabled\n");
302*4882a593Smuzhiyun env_set("actual_bank", "0");
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #if defined(CONFIG_KM_FPGA_CONFIG)
307*4882a593Smuzhiyun wait_for_fpga_config();
308*4882a593Smuzhiyun fpga_reset();
309*4882a593Smuzhiyun toggle_eeprom_spi_bus();
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
board_spi_claim_bus(struct spi_slave * slave)314*4882a593Smuzhiyun int board_spi_claim_bus(struct spi_slave *slave)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun kw_gpio_set_value(KM_FLASH_GPIO_PIN, 0);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
board_spi_release_bus(struct spi_slave * slave)321*4882a593Smuzhiyun void board_spi_release_bus(struct spi_slave *slave)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun kw_gpio_set_value(KM_FLASH_GPIO_PIN, 1);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #if (defined(CONFIG_KM_PIGGY4_88E6061))
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun #define PHY_LED_SEL_REG 0x18
329*4882a593Smuzhiyun #define PHY_LED0_LINK (0x5)
330*4882a593Smuzhiyun #define PHY_LED1_ACT (0x8<<4)
331*4882a593Smuzhiyun #define PHY_LED2_INT (0xe<<8)
332*4882a593Smuzhiyun #define PHY_SPEC_CTRL_REG 0x1c
333*4882a593Smuzhiyun #define PHY_RGMII_CLK_STABLE (0x1<<10)
334*4882a593Smuzhiyun #define PHY_CLSA (0x1<<1)
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Configure and enable MV88E3018 PHY */
reset_phy(void)337*4882a593Smuzhiyun void reset_phy(void)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun char *name = "egiga0";
340*4882a593Smuzhiyun unsigned short reg;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (miiphy_set_current_dev(name))
343*4882a593Smuzhiyun return;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* RGMII clk transition on data stable */
346*4882a593Smuzhiyun if (miiphy_read(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL_REG, ®))
347*4882a593Smuzhiyun printf("Error reading PHY spec ctrl reg\n");
348*4882a593Smuzhiyun if (miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL_REG,
349*4882a593Smuzhiyun reg | PHY_RGMII_CLK_STABLE | PHY_CLSA))
350*4882a593Smuzhiyun printf("Error writing PHY spec ctrl reg\n");
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* leds setup */
353*4882a593Smuzhiyun if (miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_LED_SEL_REG,
354*4882a593Smuzhiyun PHY_LED0_LINK | PHY_LED1_ACT | PHY_LED2_INT))
355*4882a593Smuzhiyun printf("Error writing PHY LED reg\n");
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* reset the phy */
358*4882a593Smuzhiyun miiphy_reset(name, CONFIG_PHY_BASE_ADR);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun #elif defined(CONFIG_KM_PIGGY4_88E6352)
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #include <mv88e6352.h>
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun #if defined(CONFIG_KM_NUSA)
365*4882a593Smuzhiyun struct mv88e_sw_reg extsw_conf[] = {
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun * port 0, PIGGY4, autoneg
368*4882a593Smuzhiyun * first the fix for the 1000Mbits Autoneg, this is from
369*4882a593Smuzhiyun * a Marvell errata, the regs are undocumented
370*4882a593Smuzhiyun */
371*4882a593Smuzhiyun { PHY(0), PHY_PAGE, AN1000FIX_PAGE },
372*4882a593Smuzhiyun { PHY(0), PHY_STATUS, AN1000FIX },
373*4882a593Smuzhiyun { PHY(0), PHY_PAGE, 0 },
374*4882a593Smuzhiyun /* now the real port and phy configuration */
375*4882a593Smuzhiyun { PORT(0), PORT_PHY, NO_SPEED_FOR },
376*4882a593Smuzhiyun { PORT(0), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
377*4882a593Smuzhiyun { PHY(0), PHY_1000_CTRL, NO_ADV },
378*4882a593Smuzhiyun { PHY(0), PHY_SPEC_CTRL, AUTO_MDIX_EN },
379*4882a593Smuzhiyun { PHY(0), PHY_CTRL, PHY_100_MBPS | AUTONEG_EN | AUTONEG_RST |
380*4882a593Smuzhiyun FULL_DUPLEX },
381*4882a593Smuzhiyun /* port 1, unused */
382*4882a593Smuzhiyun { PORT(1), PORT_CTRL, PORT_DIS },
383*4882a593Smuzhiyun { PHY(1), PHY_CTRL, PHY_PWR_DOWN },
384*4882a593Smuzhiyun { PHY(1), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
385*4882a593Smuzhiyun /* port 2, unused */
386*4882a593Smuzhiyun { PORT(2), PORT_CTRL, PORT_DIS },
387*4882a593Smuzhiyun { PHY(2), PHY_CTRL, PHY_PWR_DOWN },
388*4882a593Smuzhiyun { PHY(2), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
389*4882a593Smuzhiyun /* port 3, unused */
390*4882a593Smuzhiyun { PORT(3), PORT_CTRL, PORT_DIS },
391*4882a593Smuzhiyun { PHY(3), PHY_CTRL, PHY_PWR_DOWN },
392*4882a593Smuzhiyun { PHY(3), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
393*4882a593Smuzhiyun /* port 4, ICNEV, SerDes, SGMII */
394*4882a593Smuzhiyun { PORT(4), PORT_STATUS, NO_PHY_DETECT },
395*4882a593Smuzhiyun { PORT(4), PORT_PHY, SPEED_1000_FOR },
396*4882a593Smuzhiyun { PORT(4), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
397*4882a593Smuzhiyun { PHY(4), PHY_CTRL, PHY_PWR_DOWN },
398*4882a593Smuzhiyun { PHY(4), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
399*4882a593Smuzhiyun /* port 5, CPU_RGMII */
400*4882a593Smuzhiyun { PORT(5), PORT_PHY, RX_RGMII_TIM | TX_RGMII_TIM | FLOW_CTRL_EN |
401*4882a593Smuzhiyun FLOW_CTRL_FOR | LINK_VAL | LINK_FOR | FULL_DPX |
402*4882a593Smuzhiyun FULL_DPX_FOR | SPEED_1000_FOR },
403*4882a593Smuzhiyun { PORT(5), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
404*4882a593Smuzhiyun /* port 6, unused, this port has no phy */
405*4882a593Smuzhiyun { PORT(6), PORT_CTRL, PORT_DIS },
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun #else
408*4882a593Smuzhiyun struct mv88e_sw_reg extsw_conf[] = {};
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun
reset_phy(void)411*4882a593Smuzhiyun void reset_phy(void)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun #if defined(CONFIG_KM_MVEXTSW_ADDR)
414*4882a593Smuzhiyun char *name = "egiga0";
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (miiphy_set_current_dev(name))
417*4882a593Smuzhiyun return;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun mv88e_sw_program(name, CONFIG_KM_MVEXTSW_ADDR, extsw_conf,
420*4882a593Smuzhiyun ARRAY_SIZE(extsw_conf));
421*4882a593Smuzhiyun mv88e_sw_reset(name, CONFIG_KM_MVEXTSW_ADDR);
422*4882a593Smuzhiyun #endif
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun #else
426*4882a593Smuzhiyun /* Configure and enable MV88E1118 PHY on the piggy*/
reset_phy(void)427*4882a593Smuzhiyun void reset_phy(void)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun unsigned int oui;
430*4882a593Smuzhiyun unsigned char model, rev;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun char *name = "egiga0";
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (miiphy_set_current_dev(name))
435*4882a593Smuzhiyun return;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* reset the phy */
438*4882a593Smuzhiyun miiphy_reset(name, CONFIG_PHY_BASE_ADR);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* get PHY model */
441*4882a593Smuzhiyun if (miiphy_info(name, CONFIG_PHY_BASE_ADR, &oui, &model, &rev))
442*4882a593Smuzhiyun return;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* check for Marvell 88E1118R Gigabit PHY (PIGGY3) */
445*4882a593Smuzhiyun if ((oui == PHY_MARVELL_OUI) &&
446*4882a593Smuzhiyun (model == PHY_MARVELL_88E1118R_MODEL)) {
447*4882a593Smuzhiyun /* set page register to 3 */
448*4882a593Smuzhiyun if (miiphy_write(name, CONFIG_PHY_BASE_ADR,
449*4882a593Smuzhiyun PHY_MARVELL_PAGE_REG,
450*4882a593Smuzhiyun PHY_MARVELL_88E1118R_LED_CTRL_PAGE))
451*4882a593Smuzhiyun printf("Error writing PHY page reg\n");
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun * leds setup as printed on PCB:
455*4882a593Smuzhiyun * LED2 (Link): 0x0 (On Link, Off No Link)
456*4882a593Smuzhiyun * LED1 (Activity): 0x3 (On Activity, Off No Activity)
457*4882a593Smuzhiyun * LED0 (Speed): 0x7 (On 1000 MBits, Off Else)
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun if (miiphy_write(name, CONFIG_PHY_BASE_ADR,
460*4882a593Smuzhiyun PHY_MARVELL_88E1118R_LED_CTRL_REG,
461*4882a593Smuzhiyun PHY_MARVELL_88E1118R_LED_CTRL_RESERVED |
462*4882a593Smuzhiyun PHY_MARVELL_88E1118R_LED_CTRL_LED0_1000MB |
463*4882a593Smuzhiyun PHY_MARVELL_88E1118R_LED_CTRL_LED1_ACT |
464*4882a593Smuzhiyun PHY_MARVELL_88E1118R_LED_CTRL_LED2_LINK))
465*4882a593Smuzhiyun printf("Error writing PHY LED reg\n");
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* set page register back to 0 */
468*4882a593Smuzhiyun if (miiphy_write(name, CONFIG_PHY_BASE_ADR,
469*4882a593Smuzhiyun PHY_MARVELL_PAGE_REG,
470*4882a593Smuzhiyun PHY_MARVELL_DEFAULT_PAGE))
471*4882a593Smuzhiyun printf("Error writing PHY page reg\n");
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun #endif
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun #if defined(CONFIG_HUSH_INIT_VAR)
hush_init_var(void)478*4882a593Smuzhiyun int hush_init_var(void)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
481*4882a593Smuzhiyun return 0;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun #endif
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun #if defined(CONFIG_SYS_I2C_SOFT)
set_sda(int state)486*4882a593Smuzhiyun void set_sda(int state)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun I2C_ACTIVE;
489*4882a593Smuzhiyun I2C_SDA(state);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
set_scl(int state)492*4882a593Smuzhiyun void set_scl(int state)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun I2C_SCL(state);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
get_sda(void)497*4882a593Smuzhiyun int get_sda(void)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun I2C_TRISTATE;
500*4882a593Smuzhiyun return I2C_READ;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
get_scl(void)503*4882a593Smuzhiyun int get_scl(void)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun return kw_gpio_get_value(KM_KIRKWOOD_SCL_PIN) ? 1 : 0;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun #endif
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun #if defined(CONFIG_POST)
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun #define KM_POST_EN_L 44
512*4882a593Smuzhiyun #define POST_WORD_OFF 8
513*4882a593Smuzhiyun
post_hotkeys_pressed(void)514*4882a593Smuzhiyun int post_hotkeys_pressed(void)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun #if defined(CONFIG_KM_COGE5UN)
517*4882a593Smuzhiyun return kw_gpio_get_value(KM_POST_EN_L);
518*4882a593Smuzhiyun #else
519*4882a593Smuzhiyun return !kw_gpio_get_value(KM_POST_EN_L);
520*4882a593Smuzhiyun #endif
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
post_word_load(void)523*4882a593Smuzhiyun ulong post_word_load(void)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF);
526*4882a593Smuzhiyun return in_le32(addr);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun }
post_word_store(ulong value)529*4882a593Smuzhiyun void post_word_store(ulong value)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF);
532*4882a593Smuzhiyun out_le32(addr, value);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
arch_memory_test_prepare(u32 * vstart,u32 * size,phys_addr_t * phys_offset)535*4882a593Smuzhiyun int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun *vstart = CONFIG_SYS_SDRAM_BASE;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* we go up to relocation plus a 1 MB margin */
540*4882a593Smuzhiyun *size = CONFIG_SYS_TEXT_BASE - (1<<20);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return 0;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun #endif
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun #if defined(CONFIG_SYS_EEPROM_WREN)
eeprom_write_enable(unsigned dev_addr,int state)547*4882a593Smuzhiyun int eeprom_write_enable(unsigned dev_addr, int state)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun kw_gpio_set_value(KM_KIRKWOOD_ENV_WP, !state);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun return !kw_gpio_get_value(KM_KIRKWOOD_ENV_WP);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun #endif
554