xref: /OK3568_Linux_fs/u-boot/board/keymile/km83xx/km83xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2006 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *                    Dave Liu <daveliu@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007 Logic Product Development, Inc.
6*4882a593Smuzhiyun  *                    Peter Barada <peterb@logicpd.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2007 MontaVista Software, Inc.
9*4882a593Smuzhiyun  *                    Anton Vorontsov <avorontsov@ru.mvista.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * (C) Copyright 2008 - 2010
12*4882a593Smuzhiyun  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <common.h>
18*4882a593Smuzhiyun #include <ioports.h>
19*4882a593Smuzhiyun #include <mpc83xx.h>
20*4882a593Smuzhiyun #include <i2c.h>
21*4882a593Smuzhiyun #include <miiphy.h>
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <asm/mmu.h>
24*4882a593Smuzhiyun #include <asm/processor.h>
25*4882a593Smuzhiyun #include <pci.h>
26*4882a593Smuzhiyun #include <linux/libfdt.h>
27*4882a593Smuzhiyun #include <post.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "../common/common.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun const qe_iop_conf_t qe_iop_conf_tab[] = {
36*4882a593Smuzhiyun 	/* port pin dir open_drain assign */
37*4882a593Smuzhiyun #if defined(CONFIG_MPC8360)
38*4882a593Smuzhiyun 	/* MDIO */
39*4882a593Smuzhiyun 	{0,  1, 3, 0, 2}, /* MDIO */
40*4882a593Smuzhiyun 	{0,  2, 1, 0, 1}, /* MDC */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	/* UCC4 - UEC */
43*4882a593Smuzhiyun 	{1, 14, 1, 0, 1}, /* TxD0 */
44*4882a593Smuzhiyun 	{1, 15, 1, 0, 1}, /* TxD1 */
45*4882a593Smuzhiyun 	{1, 20, 2, 0, 1}, /* RxD0 */
46*4882a593Smuzhiyun 	{1, 21, 2, 0, 1}, /* RxD1 */
47*4882a593Smuzhiyun 	{1, 18, 1, 0, 1}, /* TX_EN */
48*4882a593Smuzhiyun 	{1, 26, 2, 0, 1}, /* RX_DV */
49*4882a593Smuzhiyun 	{1, 27, 2, 0, 1}, /* RX_ER */
50*4882a593Smuzhiyun 	{1, 24, 2, 0, 1}, /* COL */
51*4882a593Smuzhiyun 	{1, 25, 2, 0, 1}, /* CRS */
52*4882a593Smuzhiyun 	{2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
53*4882a593Smuzhiyun 	{2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	/* DUART - UART2 */
56*4882a593Smuzhiyun 	{5,  0, 1, 0, 2}, /* UART2_SOUT */
57*4882a593Smuzhiyun 	{5,  2, 1, 0, 1}, /* UART2_RTS */
58*4882a593Smuzhiyun 	{5,  3, 2, 0, 2}, /* UART2_SIN */
59*4882a593Smuzhiyun 	{5,  1, 2, 0, 3}, /* UART2_CTS */
60*4882a593Smuzhiyun #elif !defined(CONFIG_MPC8309)
61*4882a593Smuzhiyun 	/* Local Bus */
62*4882a593Smuzhiyun 	{0, 16, 1, 0, 3}, /* LA00 */
63*4882a593Smuzhiyun 	{0, 17, 1, 0, 3}, /* LA01 */
64*4882a593Smuzhiyun 	{0, 18, 1, 0, 3}, /* LA02 */
65*4882a593Smuzhiyun 	{0, 19, 1, 0, 3}, /* LA03 */
66*4882a593Smuzhiyun 	{0, 20, 1, 0, 3}, /* LA04 */
67*4882a593Smuzhiyun 	{0, 21, 1, 0, 3}, /* LA05 */
68*4882a593Smuzhiyun 	{0, 22, 1, 0, 3}, /* LA06 */
69*4882a593Smuzhiyun 	{0, 23, 1, 0, 3}, /* LA07 */
70*4882a593Smuzhiyun 	{0, 24, 1, 0, 3}, /* LA08 */
71*4882a593Smuzhiyun 	{0, 25, 1, 0, 3}, /* LA09 */
72*4882a593Smuzhiyun 	{0, 26, 1, 0, 3}, /* LA10 */
73*4882a593Smuzhiyun 	{0, 27, 1, 0, 3}, /* LA11 */
74*4882a593Smuzhiyun 	{0, 28, 1, 0, 3}, /* LA12 */
75*4882a593Smuzhiyun 	{0, 29, 1, 0, 3}, /* LA13 */
76*4882a593Smuzhiyun 	{0, 30, 1, 0, 3}, /* LA14 */
77*4882a593Smuzhiyun 	{0, 31, 1, 0, 3}, /* LA15 */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* MDIO */
80*4882a593Smuzhiyun 	{3,  4, 3, 0, 2}, /* MDIO */
81*4882a593Smuzhiyun 	{3,  5, 1, 0, 2}, /* MDC */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* UCC4 - UEC */
84*4882a593Smuzhiyun 	{1, 18, 1, 0, 1}, /* TxD0 */
85*4882a593Smuzhiyun 	{1, 19, 1, 0, 1}, /* TxD1 */
86*4882a593Smuzhiyun 	{1, 22, 2, 0, 1}, /* RxD0 */
87*4882a593Smuzhiyun 	{1, 23, 2, 0, 1}, /* RxD1 */
88*4882a593Smuzhiyun 	{1, 26, 2, 0, 1}, /* RxER */
89*4882a593Smuzhiyun 	{1, 28, 2, 0, 1}, /* Rx_DV */
90*4882a593Smuzhiyun 	{1, 30, 1, 0, 1}, /* TxEN */
91*4882a593Smuzhiyun 	{1, 31, 2, 0, 1}, /* CRS */
92*4882a593Smuzhiyun 	{3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
93*4882a593Smuzhiyun #endif
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* END of table */
96*4882a593Smuzhiyun 	{0,  0, 0, 0, QE_IOP_TAB_END},
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #if defined(CONFIG_SUVD3)
100*4882a593Smuzhiyun const uint upma_table[] = {
101*4882a593Smuzhiyun 	0x1ffedc00, 0x0ffcdc80, 0x0ffcdc80, 0x0ffcdc04, /* Words 0 to 3 */
102*4882a593Smuzhiyun 	0x0ffcdc00, 0xffffcc00, 0xffffcc01, 0xfffffc01, /* Words 4 to 7 */
103*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 8 to 11 */
104*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 12 to 15 */
105*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 16 to 19 */
106*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 20 to 23 */
107*4882a593Smuzhiyun 	0x9cfffc00, 0x00fffc80, 0x00fffc80, 0x00fffc00, /* Words 24 to 27 */
108*4882a593Smuzhiyun 	0xffffec04, 0xffffec01, 0xfffffc01, 0xfffffc01, /* Words 28 to 31 */
109*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 32 to 35 */
110*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 36 to 39 */
111*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 40 to 43 */
112*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 44 to 47 */
113*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 48 to 51 */
114*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 52 to 55 */
115*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 56 to 59 */
116*4882a593Smuzhiyun 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01  /* Words 60 to 63 */
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun 
piggy_present(void)120*4882a593Smuzhiyun static int piggy_present(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	struct km_bec_fpga __iomem *base =
123*4882a593Smuzhiyun 		(struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return in_8(&base->bprth) & PIGGY_PRESENT;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #if defined(CONFIG_KMVECT1)
ethernet_present(void)129*4882a593Smuzhiyun int ethernet_present(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	/* ethernet port connected to simple switch without piggy */
132*4882a593Smuzhiyun 	return 1;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun #else
ethernet_present(void)135*4882a593Smuzhiyun int ethernet_present(void)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	return piggy_present();
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 
board_early_init_r(void)142*4882a593Smuzhiyun int board_early_init_r(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct km_bec_fpga *base =
145*4882a593Smuzhiyun 		(struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
146*4882a593Smuzhiyun #if defined(CONFIG_SUVD3)
147*4882a593Smuzhiyun 	immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
148*4882a593Smuzhiyun 	fsl_lbc_t *lbc = &immap->im_lbc;
149*4882a593Smuzhiyun 	u32 *mxmr = &lbc->mamr;
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #if defined(CONFIG_MPC8360)
153*4882a593Smuzhiyun 	unsigned short	svid;
154*4882a593Smuzhiyun 	/*
155*4882a593Smuzhiyun 	 * Because of errata in the UCCs, we have to write to the reserved
156*4882a593Smuzhiyun 	 * registers to slow the clocks down.
157*4882a593Smuzhiyun 	 */
158*4882a593Smuzhiyun 	svid =  SVR_REV(mfspr(SVR));
159*4882a593Smuzhiyun 	switch (svid) {
160*4882a593Smuzhiyun 	case 0x0020:
161*4882a593Smuzhiyun 		/*
162*4882a593Smuzhiyun 		 * MPC8360ECE.pdf QE_ENET10 table 4:
163*4882a593Smuzhiyun 		 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
164*4882a593Smuzhiyun 		 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
165*4882a593Smuzhiyun 		 */
166*4882a593Smuzhiyun 		setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
167*4882a593Smuzhiyun 		break;
168*4882a593Smuzhiyun 	case 0x0021:
169*4882a593Smuzhiyun 		/*
170*4882a593Smuzhiyun 		 * MPC8360ECE.pdf QE_ENET10 table 4:
171*4882a593Smuzhiyun 		 * IMMR + 0x14AC[24:27] = 1010
172*4882a593Smuzhiyun 		 */
173*4882a593Smuzhiyun 		clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
174*4882a593Smuzhiyun 			0x00000050, 0x000000a0);
175*4882a593Smuzhiyun 		break;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* enable the PHY on the PIGGY */
180*4882a593Smuzhiyun 	setbits_8(&base->pgy_eth, 0x01);
181*4882a593Smuzhiyun 	/* enable the Unit LED (green) */
182*4882a593Smuzhiyun 	setbits_8(&base->oprth, WRL_BOOT);
183*4882a593Smuzhiyun 	/* enable Application Buffer */
184*4882a593Smuzhiyun 	setbits_8(&base->oprtl, OPRTL_XBUFENA);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #if defined(CONFIG_SUVD3)
187*4882a593Smuzhiyun 	/* configure UPMA for APP1 */
188*4882a593Smuzhiyun 	upmconfig(UPMA, (uint *) upma_table,
189*4882a593Smuzhiyun 		sizeof(upma_table) / sizeof(uint));
190*4882a593Smuzhiyun 	out_be32(mxmr, CONFIG_SYS_MAMR);
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
misc_init_r(void)195*4882a593Smuzhiyun int misc_init_r(void)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
198*4882a593Smuzhiyun 	return 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #if defined(CONFIG_KMVECT1)
202*4882a593Smuzhiyun #include <mv88e6352.h>
203*4882a593Smuzhiyun /* Marvell MV88E6122 switch configuration */
204*4882a593Smuzhiyun static struct mv88e_sw_reg extsw_conf[] = {
205*4882a593Smuzhiyun 	/* port 1, FRONT_MDI, autoneg */
206*4882a593Smuzhiyun 	{ PORT(1), PORT_PHY, NO_SPEED_FOR },
207*4882a593Smuzhiyun 	{ PORT(1), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
208*4882a593Smuzhiyun 	{ PHY(1), PHY_1000_CTRL, NO_ADV },
209*4882a593Smuzhiyun 	{ PHY(1), PHY_SPEC_CTRL, AUTO_MDIX_EN },
210*4882a593Smuzhiyun 	{ PHY(1), PHY_CTRL, PHY_100_MBPS | AUTONEG_EN | AUTONEG_RST |
211*4882a593Smuzhiyun 		FULL_DUPLEX },
212*4882a593Smuzhiyun 	/* port 2, unused */
213*4882a593Smuzhiyun 	{ PORT(2), PORT_CTRL, PORT_DIS },
214*4882a593Smuzhiyun 	{ PHY(2), PHY_CTRL, PHY_PWR_DOWN },
215*4882a593Smuzhiyun 	{ PHY(2), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
216*4882a593Smuzhiyun 	/* port 3, BP_MII (CPU), PHY mode, 100BASE */
217*4882a593Smuzhiyun 	{ PORT(3), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
218*4882a593Smuzhiyun 	/* port 4, ESTAR to slot 11, SerDes, 1000BASE-X */
219*4882a593Smuzhiyun 	{ PORT(4), PORT_STATUS, NO_PHY_DETECT },
220*4882a593Smuzhiyun 	{ PORT(4), PORT_PHY, SPEED_1000_FOR },
221*4882a593Smuzhiyun 	{ PORT(4), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
222*4882a593Smuzhiyun 	/* port 5, ESTAR to slot 13, SerDes, 1000BASE-X */
223*4882a593Smuzhiyun 	{ PORT(5), PORT_STATUS, NO_PHY_DETECT },
224*4882a593Smuzhiyun 	{ PORT(5), PORT_PHY, SPEED_1000_FOR },
225*4882a593Smuzhiyun 	{ PORT(5), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
226*4882a593Smuzhiyun 	/*
227*4882a593Smuzhiyun 	 * Errata Fix: 1.9V Output from Internal 1.8V Regulator,
228*4882a593Smuzhiyun 	 * acc . MV-S300889-00D.pdf , clause 4.5
229*4882a593Smuzhiyun 	 */
230*4882a593Smuzhiyun 	{ PORT(5), 0x1A, 0xADB1 },
231*4882a593Smuzhiyun 	/* port 6, unused, this port has no phy */
232*4882a593Smuzhiyun 	{ PORT(6), PORT_CTRL, PORT_DIS },
233*4882a593Smuzhiyun 	/*
234*4882a593Smuzhiyun 	 * Errata Fix: 1.9V Output from Internal 1.8V Regulator,
235*4882a593Smuzhiyun 	 * acc . MV-S300889-00D.pdf , clause 4.5
236*4882a593Smuzhiyun 	 */
237*4882a593Smuzhiyun 	{ PORT(5), 0x1A, 0xADB1 },
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun 
last_stage_init(void)241*4882a593Smuzhiyun int last_stage_init(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun #if defined(CONFIG_KMVECT1)
244*4882a593Smuzhiyun 	struct km_bec_fpga __iomem *base =
245*4882a593Smuzhiyun 		(struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
246*4882a593Smuzhiyun 	u8 tmp_reg;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Release mv88e6122 from reset */
249*4882a593Smuzhiyun 	tmp_reg = in_8(&base->res1[0]) | 0x10; /* DIRECT3 register */
250*4882a593Smuzhiyun 	out_8(&base->res1[0], tmp_reg);	       /* GP28 as output */
251*4882a593Smuzhiyun 	tmp_reg = in_8(&base->gprt3) | 0x10;   /* GP28 to high */
252*4882a593Smuzhiyun 	out_8(&base->gprt3, tmp_reg);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* configure MV88E6122 switch */
255*4882a593Smuzhiyun 	char *name = "UEC2";
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	if (miiphy_set_current_dev(name))
258*4882a593Smuzhiyun 		return 0;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	mv88e_sw_program(name, CONFIG_KM_MVEXTSW_ADDR, extsw_conf,
261*4882a593Smuzhiyun 		ARRAY_SIZE(extsw_conf));
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	mv88e_sw_reset(name, CONFIG_KM_MVEXTSW_ADDR);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	if (piggy_present()) {
266*4882a593Smuzhiyun 		env_set("ethact", "UEC2");
267*4882a593Smuzhiyun 		env_set("netdev", "eth1");
268*4882a593Smuzhiyun 		puts("using PIGGY for network boot\n");
269*4882a593Smuzhiyun 	} else {
270*4882a593Smuzhiyun 		env_set("netdev", "eth0");
271*4882a593Smuzhiyun 		puts("using frontport for network boot\n");
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun #endif
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #if defined(CONFIG_KMCOGE5NE)
276*4882a593Smuzhiyun 	struct bfticu_iomap *base =
277*4882a593Smuzhiyun 		(struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
278*4882a593Smuzhiyun 	u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (dip_switch != 0) {
281*4882a593Smuzhiyun 		/* start bootloader */
282*4882a593Smuzhiyun 		puts("DIP:   Enabled\n");
283*4882a593Smuzhiyun 		env_set("actual_bank", "0");
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun 	set_km_env();
287*4882a593Smuzhiyun 	return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
fixed_sdram(void)290*4882a593Smuzhiyun static int fixed_sdram(void)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
293*4882a593Smuzhiyun 	u32 msize = 0;
294*4882a593Smuzhiyun 	u32 ddr_size;
295*4882a593Smuzhiyun 	u32 ddr_size_log2;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
298*4882a593Smuzhiyun 	out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
299*4882a593Smuzhiyun 	out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
300*4882a593Smuzhiyun 	out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
301*4882a593Smuzhiyun 	out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
302*4882a593Smuzhiyun 	out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
303*4882a593Smuzhiyun 	out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
304*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
305*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
306*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
307*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
308*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
309*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
310*4882a593Smuzhiyun 	udelay(200);
311*4882a593Smuzhiyun 	setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	msize = CONFIG_SYS_DDR_SIZE << 20;
314*4882a593Smuzhiyun 	disable_addr_trans();
315*4882a593Smuzhiyun 	msize = get_ram_size(CONFIG_SYS_DDR_BASE, msize);
316*4882a593Smuzhiyun 	enable_addr_trans();
317*4882a593Smuzhiyun 	msize /= (1024 * 1024);
318*4882a593Smuzhiyun 	if (CONFIG_SYS_DDR_SIZE != msize) {
319*4882a593Smuzhiyun 		for (ddr_size = msize << 20, ddr_size_log2 = 0;
320*4882a593Smuzhiyun 			(ddr_size > 1);
321*4882a593Smuzhiyun 			ddr_size = ddr_size >> 1, ddr_size_log2++)
322*4882a593Smuzhiyun 			if (ddr_size & 1)
323*4882a593Smuzhiyun 				return -1;
324*4882a593Smuzhiyun 		out_be32(&im->sysconf.ddrlaw[0].ar,
325*4882a593Smuzhiyun 			(LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
326*4882a593Smuzhiyun 		out_be32(&im->ddr.csbnds[0].csbnds,
327*4882a593Smuzhiyun 			(((msize / 16) - 1) & 0xff));
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return msize;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
dram_init(void)333*4882a593Smuzhiyun int dram_init(void)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
336*4882a593Smuzhiyun 	u32 msize = 0;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
339*4882a593Smuzhiyun 		return -ENXIO;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	out_be32(&im->sysconf.ddrlaw[0].bar,
342*4882a593Smuzhiyun 		CONFIG_SYS_DDR_BASE & LAWBAR_BAR);
343*4882a593Smuzhiyun 	msize = fixed_sdram();
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
346*4882a593Smuzhiyun 	/*
347*4882a593Smuzhiyun 	 * Initialize DDR ECC byte
348*4882a593Smuzhiyun 	 */
349*4882a593Smuzhiyun 	ddr_enable_ecc(msize * 1024 * 1024);
350*4882a593Smuzhiyun #endif
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* return total bus SDRAM size(bytes)  -- DDR */
353*4882a593Smuzhiyun 	gd->ram_size = msize * 1024 * 1024;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
checkboard(void)358*4882a593Smuzhiyun int checkboard(void)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	puts("Board: Keymile " CONFIG_KM_BOARD_NAME);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	if (piggy_present())
363*4882a593Smuzhiyun 		puts(" with PIGGY.");
364*4882a593Smuzhiyun 	puts("\n");
365*4882a593Smuzhiyun 	return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
ft_board_setup(void * blob,bd_t * bd)368*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #if defined(CONFIG_HUSH_INIT_VAR)
hush_init_var(void)376*4882a593Smuzhiyun int hush_init_var(void)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
379*4882a593Smuzhiyun 	return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun #endif
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #if defined(CONFIG_POST)
post_hotkeys_pressed(void)384*4882a593Smuzhiyun int post_hotkeys_pressed(void)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	int testpin = 0;
387*4882a593Smuzhiyun 	struct km_bec_fpga *base =
388*4882a593Smuzhiyun 		(struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
389*4882a593Smuzhiyun 	int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
390*4882a593Smuzhiyun 	testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
391*4882a593Smuzhiyun 	debug("post_hotkeys_pressed: %d\n", !testpin);
392*4882a593Smuzhiyun 	return testpin;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
post_word_load(void)395*4882a593Smuzhiyun ulong post_word_load(void)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	void* addr = (ulong *) (CPM_POST_WORD_ADDR);
398*4882a593Smuzhiyun 	debug("post_word_load 0x%08lX:  0x%08X\n", (ulong)addr, in_le32(addr));
399*4882a593Smuzhiyun 	return in_le32(addr);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun }
post_word_store(ulong value)402*4882a593Smuzhiyun void post_word_store(ulong value)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	void* addr = (ulong *) (CPM_POST_WORD_ADDR);
405*4882a593Smuzhiyun 	debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
406*4882a593Smuzhiyun 	out_le32(addr, value);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
arch_memory_test_prepare(u32 * vstart,u32 * size,phys_addr_t * phys_offset)409*4882a593Smuzhiyun int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	*vstart = CONFIG_SYS_MEMTEST_START;
412*4882a593Smuzhiyun 	*size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
413*4882a593Smuzhiyun 	debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun #endif
418