1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2010
3*4882a593Smuzhiyun * ISEE 2007 SL, <www.iseebcn.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <status_led.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <ns16550.h>
11*4882a593Smuzhiyun #include <twl4030.h>
12*4882a593Smuzhiyun #include <netdev.h>
13*4882a593Smuzhiyun #include <spl.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/mem.h>
17*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
18*4882a593Smuzhiyun #include <asm/arch/mux.h>
19*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
20*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
21*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
22*4882a593Smuzhiyun #include <linux/mtd/onenand.h>
23*4882a593Smuzhiyun #include <jffs2/load_kernel.h>
24*4882a593Smuzhiyun #include <mtd_node.h>
25*4882a593Smuzhiyun #include <fdt_support.h>
26*4882a593Smuzhiyun #include "igep00x0.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const struct ns16550_platdata igep_serial = {
29*4882a593Smuzhiyun .base = OMAP34XX_UART3,
30*4882a593Smuzhiyun .reg_shift = 2,
31*4882a593Smuzhiyun .clock = V_NS16550_CLK,
32*4882a593Smuzhiyun .fcr = UART_FCR_DEFVAL,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun U_BOOT_DEVICE(igep_uart) = {
36*4882a593Smuzhiyun "ns16550_serial",
37*4882a593Smuzhiyun &igep_serial
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * Routine: get_board_revision
42*4882a593Smuzhiyun * Description: GPIO_28 and GPIO_129 are used to read board and revision from
43*4882a593Smuzhiyun * IGEP00x0 boards. First of all, it is necessary to reset USB transceiver from
44*4882a593Smuzhiyun * IGEP0030 in order to read GPIO_IGEP00X0_BOARD_DETECTION correctly, because
45*4882a593Smuzhiyun * this functionality is shared by USB HOST.
46*4882a593Smuzhiyun * Once USB reset is applied, U-boot configures these pins as input pullup to
47*4882a593Smuzhiyun * detect board and revision:
48*4882a593Smuzhiyun * IGEP0020-RF = 0b00
49*4882a593Smuzhiyun * IGEP0020-RC = 0b01
50*4882a593Smuzhiyun * IGEP0030-RG = 0b10
51*4882a593Smuzhiyun * IGEP0030-RE = 0b11
52*4882a593Smuzhiyun */
get_board_revision(void)53*4882a593Smuzhiyun static int get_board_revision(void)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun int revision;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun gpio_request(IGEP0030_USB_TRANSCEIVER_RESET,
58*4882a593Smuzhiyun "igep0030_usb_transceiver_reset");
59*4882a593Smuzhiyun gpio_direction_output(IGEP0030_USB_TRANSCEIVER_RESET, 0);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun gpio_request(GPIO_IGEP00X0_BOARD_DETECTION, "igep00x0_board_detection");
62*4882a593Smuzhiyun gpio_direction_input(GPIO_IGEP00X0_BOARD_DETECTION);
63*4882a593Smuzhiyun revision = 2 * gpio_get_value(GPIO_IGEP00X0_BOARD_DETECTION);
64*4882a593Smuzhiyun gpio_free(GPIO_IGEP00X0_BOARD_DETECTION);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun gpio_request(GPIO_IGEP00X0_REVISION_DETECTION,
67*4882a593Smuzhiyun "igep00x0_revision_detection");
68*4882a593Smuzhiyun gpio_direction_input(GPIO_IGEP00X0_REVISION_DETECTION);
69*4882a593Smuzhiyun revision = revision + gpio_get_value(GPIO_IGEP00X0_REVISION_DETECTION);
70*4882a593Smuzhiyun gpio_free(GPIO_IGEP00X0_REVISION_DETECTION);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun gpio_free(IGEP0030_USB_TRANSCEIVER_RESET);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return revision;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
onenand_board_init(struct mtd_info * mtd)77*4882a593Smuzhiyun int onenand_board_init(struct mtd_info *mtd)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun if (gpmc_cs0_flash == MTD_DEV_TYPE_ONENAND) {
80*4882a593Smuzhiyun struct onenand_chip *this = mtd->priv;
81*4882a593Smuzhiyun this->base = (void *)CONFIG_SYS_ONENAND_BASE;
82*4882a593Smuzhiyun return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun return 1;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
reset_net_chip(int gpio)88*4882a593Smuzhiyun static void reset_net_chip(int gpio)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun if (!gpio_request(gpio, "eth nrst")) {
91*4882a593Smuzhiyun gpio_direction_output(gpio, 1);
92*4882a593Smuzhiyun udelay(1);
93*4882a593Smuzhiyun gpio_set_value(gpio, 0);
94*4882a593Smuzhiyun udelay(40);
95*4882a593Smuzhiyun gpio_set_value(gpio, 1);
96*4882a593Smuzhiyun mdelay(10);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * Routine: setup_net_chip
102*4882a593Smuzhiyun * Description: Setting up the configuration GPMC registers specific to the
103*4882a593Smuzhiyun * Ethernet hardware.
104*4882a593Smuzhiyun */
setup_net_chip(void)105*4882a593Smuzhiyun static void setup_net_chip(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
108*4882a593Smuzhiyun static const u32 gpmc_lan_config[] = {
109*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG1,
110*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG2,
111*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG3,
112*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG4,
113*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG5,
114*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG6,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun enable_gpmc_cs_config(gpmc_lan_config, &gpmc_cfg->cs[5],
118*4882a593Smuzhiyun CONFIG_SMC911X_BASE, GPMC_SIZE_16M);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
121*4882a593Smuzhiyun writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
122*4882a593Smuzhiyun /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
123*4882a593Smuzhiyun writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
124*4882a593Smuzhiyun /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
125*4882a593Smuzhiyun writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
126*4882a593Smuzhiyun &ctrl_base->gpmc_nadv_ale);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun reset_net_chip(64);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
board_eth_init(bd_t * bis)131*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun #ifdef CONFIG_SMC911X
134*4882a593Smuzhiyun return smc911x_initialize(0, CONFIG_SMC911X_BASE);
135*4882a593Smuzhiyun #else
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun #else
setup_net_chip(void)140*4882a593Smuzhiyun static inline void setup_net_chip(void) {}
141*4882a593Smuzhiyun #endif
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
ft_enable_by_compatible(void * blob,char * compat,int enable)144*4882a593Smuzhiyun static int ft_enable_by_compatible(void *blob, char *compat, int enable)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun int off = fdt_node_offset_by_compatible(blob, -1, compat);
147*4882a593Smuzhiyun if (off < 0)
148*4882a593Smuzhiyun return off;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (enable)
151*4882a593Smuzhiyun fdt_status_okay(blob, off);
152*4882a593Smuzhiyun else
153*4882a593Smuzhiyun fdt_status_disabled(blob, off);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)158*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun #ifdef CONFIG_FDT_FIXUP_PARTITIONS
161*4882a593Smuzhiyun static struct node_info nodes[] = {
162*4882a593Smuzhiyun { "ti,omap2-nand", MTD_DEV_TYPE_NAND, },
163*4882a593Smuzhiyun { "ti,omap2-onenand", MTD_DEV_TYPE_ONENAND, },
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun ft_enable_by_compatible(blob, "ti,omap2-nand",
169*4882a593Smuzhiyun gpmc_cs0_flash == MTD_DEV_TYPE_NAND);
170*4882a593Smuzhiyun ft_enable_by_compatible(blob, "ti,omap2-onenand",
171*4882a593Smuzhiyun gpmc_cs0_flash == MTD_DEV_TYPE_ONENAND);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun
set_led(void)177*4882a593Smuzhiyun void set_led(void)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun switch (get_board_revision()) {
180*4882a593Smuzhiyun case 0:
181*4882a593Smuzhiyun case 1:
182*4882a593Smuzhiyun gpio_request(IGEP0020_GPIO_LED, "igep0020_gpio_led");
183*4882a593Smuzhiyun gpio_direction_output(IGEP0020_GPIO_LED, 1);
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun case 2:
186*4882a593Smuzhiyun case 3:
187*4882a593Smuzhiyun gpio_request(IGEP0030_GPIO_LED, "igep0030_gpio_led");
188*4882a593Smuzhiyun gpio_direction_output(IGEP0030_GPIO_LED, 0);
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun default:
191*4882a593Smuzhiyun /* Should not happen... */
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
set_boardname(void)196*4882a593Smuzhiyun void set_boardname(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun char rev[5] = { 'F','C','G','E', };
199*4882a593Smuzhiyun int i = get_board_revision();
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun rev[i+1] = 0;
202*4882a593Smuzhiyun env_set("board_rev", rev + i);
203*4882a593Smuzhiyun env_set("board_name", i < 2 ? "igep0020" : "igep0030");
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * Routine: misc_init_r
208*4882a593Smuzhiyun * Description: Configure board specific parts
209*4882a593Smuzhiyun */
misc_init_r(void)210*4882a593Smuzhiyun int misc_init_r(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun t2_t *t2_base = (t2_t *)T2_BASE;
213*4882a593Smuzhiyun u32 pbias_lite;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun twl4030_power_init();
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* set VSIM to 1.8V */
218*4882a593Smuzhiyun twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VSIM_DEDICATED,
219*4882a593Smuzhiyun TWL4030_PM_RECEIVER_VSIM_VSEL_18,
220*4882a593Smuzhiyun TWL4030_PM_RECEIVER_VSIM_DEV_GRP,
221*4882a593Smuzhiyun TWL4030_PM_RECEIVER_DEV_GRP_P1);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* set up dual-voltage GPIOs to 1.8V */
224*4882a593Smuzhiyun pbias_lite = readl(&t2_base->pbias_lite);
225*4882a593Smuzhiyun pbias_lite &= ~PBIASLITEVMODE1;
226*4882a593Smuzhiyun pbias_lite |= PBIASLITEPWRDNZ1;
227*4882a593Smuzhiyun writel(pbias_lite, &t2_base->pbias_lite);
228*4882a593Smuzhiyun if (get_cpu_family() == CPU_OMAP36XX)
229*4882a593Smuzhiyun writel(readl(OMAP34XX_CTRL_WKUP_CTRL) |
230*4882a593Smuzhiyun OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
231*4882a593Smuzhiyun OMAP34XX_CTRL_WKUP_CTRL);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun setup_net_chip();
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun omap_die_id_display();
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun set_led();
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun set_boardname();
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
board_mtdparts_default(const char ** mtdids,const char ** mtdparts)244*4882a593Smuzhiyun void board_mtdparts_default(const char **mtdids, const char **mtdparts)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct mtd_info *mtd = get_mtd_device(NULL, 0);
247*4882a593Smuzhiyun if (mtd) {
248*4882a593Smuzhiyun static char ids[24];
249*4882a593Smuzhiyun static char parts[48];
250*4882a593Smuzhiyun const char *linux_name = "omap2-nand";
251*4882a593Smuzhiyun if (strncmp(mtd->name, "onenand0", 8) == 0)
252*4882a593Smuzhiyun linux_name = "omap2-onenand";
253*4882a593Smuzhiyun snprintf(ids, sizeof(ids), "%s=%s", mtd->name, linux_name);
254*4882a593Smuzhiyun snprintf(parts, sizeof(parts), "mtdparts=%s:%dk(SPL),-(UBI)",
255*4882a593Smuzhiyun linux_name, 4 * mtd->erasesize >> 10);
256*4882a593Smuzhiyun *mtdids = ids;
257*4882a593Smuzhiyun *mtdparts = parts;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun }
260