1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * USB armory MkI board initialization
3*4882a593Smuzhiyun * http://inversepath.com/usbarmory
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015, Inverse Path
6*4882a593Smuzhiyun * Andrej Rosano <andrej@inversepath.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/iomux-mx53.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <i2c.h>
20*4882a593Smuzhiyun #include <mmc.h>
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun #include <asm/gpio.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
25*4882a593Smuzhiyun
get_board_rev(void)26*4882a593Smuzhiyun u32 get_board_rev(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
29*4882a593Smuzhiyun struct fuse_bank *bank = &iim->bank[0];
30*4882a593Smuzhiyun struct fuse_bank0_regs *fuse =
31*4882a593Smuzhiyun (struct fuse_bank0_regs *)bank->fuse_regs;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun int rev = readl(&fuse->gp[6]);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg[1] = {
39*4882a593Smuzhiyun {MMC_SDHC1_BASE_ADDR}
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)42*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun /* CD not present */
45*4882a593Smuzhiyun return 1;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)48*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun int ret = 0;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
53*4882a593Smuzhiyun ret = fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return ret;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
59*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP)
60*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
61*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
62*4882a593Smuzhiyun #define PAD_CTRL_UP PAD_CTL_PUS_100K_UP
63*4882a593Smuzhiyun #define PAD_CTRL_GND PAD_CTL_PUS_100K_DOWN
64*4882a593Smuzhiyun
setup_iomux_sd(void)65*4882a593Smuzhiyun static void setup_iomux_sd(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun static const iomux_v3_cfg_t pads[] = {
68*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
69*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, MX53_SDHC_PAD_CTRL),
70*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0,
71*4882a593Smuzhiyun MX53_SDHC_PAD_CTRL),
72*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1,
73*4882a593Smuzhiyun MX53_SDHC_PAD_CTRL),
74*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2,
75*4882a593Smuzhiyun MX53_SDHC_PAD_CTRL),
76*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3,
77*4882a593Smuzhiyun MX53_SDHC_PAD_CTRL),
78*4882a593Smuzhiyun MX53_PAD_EIM_DA13__GPIO3_13,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads));
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
setup_iomux_led(void)84*4882a593Smuzhiyun static void setup_iomux_led(void)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun static const iomux_v3_cfg_t pads[] = {
87*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT6__GPIO4_27,
88*4882a593Smuzhiyun PAD_CTL_PUS_100K_DOWN),
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads));
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
setup_iomux_i2c(void)94*4882a593Smuzhiyun static void setup_iomux_i2c(void)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun static const iomux_v3_cfg_t pads[] = {
97*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D28__I2C1_SDA, I2C_PAD_CTRL),
98*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D21__I2C1_SCL, I2C_PAD_CTRL),
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads));
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
setup_iomux_pinheader(void)104*4882a593Smuzhiyun static void setup_iomux_pinheader(void)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun static const iomux_v3_cfg_t pads[] = {
107*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__GPIO5_26, PAD_CTRL_UP),
108*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__GPIO5_27, PAD_CTRL_UP),
109*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX,
110*4882a593Smuzhiyun MX53_UART_PAD_CTRL),
111*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX,
112*4882a593Smuzhiyun MX53_UART_PAD_CTRL),
113*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT12__GPIO5_30, PAD_CTRL_UP),
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
setup_iomux_unused_boot(void)119*4882a593Smuzhiyun static void setup_iomux_unused_boot(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun static const iomux_v3_cfg_t pads[] = {
122*4882a593Smuzhiyun /* Pulled-up pads */
123*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_A21__GPIO2_17, PAD_CTRL_UP),
124*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA0__GPIO3_0, PAD_CTRL_UP),
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Grounded pads */
127*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_LBA__GPIO2_27, PAD_CTRL_GND),
128*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_EB0__GPIO2_28, PAD_CTRL_GND),
129*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_EB1__GPIO2_29, PAD_CTRL_GND),
130*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_A16__GPIO2_22, PAD_CTRL_GND),
131*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_A17__GPIO2_21, PAD_CTRL_GND),
132*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_A18__GPIO2_20, PAD_CTRL_GND),
133*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_A19__GPIO2_19, PAD_CTRL_GND),
134*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_A20__GPIO2_18, PAD_CTRL_GND),
135*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_A22__GPIO2_16, PAD_CTRL_GND),
136*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA1__GPIO3_1, PAD_CTRL_GND),
137*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA2__GPIO3_2, PAD_CTRL_GND),
138*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA3__GPIO3_3, PAD_CTRL_GND),
139*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA4__GPIO3_4, PAD_CTRL_GND),
140*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA5__GPIO3_5, PAD_CTRL_GND),
141*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA6__GPIO3_6, PAD_CTRL_GND),
142*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA7__GPIO3_7, PAD_CTRL_GND),
143*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA8__GPIO3_8, PAD_CTRL_GND),
144*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA9__GPIO3_9, PAD_CTRL_GND),
145*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA10__GPIO3_10, PAD_CTRL_GND),
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads));
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
setup_iomux_unused_nc(void)151*4882a593Smuzhiyun static void setup_iomux_unused_nc(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun /* Out of reset values define the pin values before the
154*4882a593Smuzhiyun ROM is executed so we force all the not connected pins
155*4882a593Smuzhiyun to a known state */
156*4882a593Smuzhiyun static const iomux_v3_cfg_t pads[] = {
157*4882a593Smuzhiyun /* CONTROL PINS block */
158*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_0__GPIO1_0, PAD_CTRL_UP),
159*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_1__GPIO1_1, PAD_CTRL_UP),
160*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_2__GPIO1_2, PAD_CTRL_UP),
161*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_3__GPIO1_3, PAD_CTRL_UP),
162*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_4__GPIO1_4, PAD_CTRL_UP),
163*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_5__GPIO1_5, PAD_CTRL_UP),
164*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_6__GPIO1_6, PAD_CTRL_UP),
165*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_7__GPIO1_7, PAD_CTRL_UP),
166*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_8__GPIO1_8, PAD_CTRL_UP),
167*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_9__GPIO1_9, PAD_CTRL_UP),
168*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_10__GPIO4_0, PAD_CTRL_UP),
169*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_11__GPIO4_1, PAD_CTRL_UP),
170*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_12__GPIO4_2, PAD_CTRL_UP),
171*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_13__GPIO4_3, PAD_CTRL_UP),
172*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_14__GPIO4_4, PAD_CTRL_UP),
173*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_16__GPIO7_11, PAD_CTRL_UP),
174*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_17__GPIO7_12, PAD_CTRL_UP),
175*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_18__GPIO7_13, PAD_CTRL_UP),
176*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_GPIO_19__GPIO4_5, PAD_CTRL_UP),
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* EIM block */
179*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_OE__GPIO2_25, PAD_CTRL_UP),
180*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_WAIT__GPIO5_0, PAD_CTRL_UP),
181*4882a593Smuzhiyun /* EIM_LBA: setup_iomux_unused_boot() */
182*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_RW__GPIO2_26, PAD_CTRL_UP),
183*4882a593Smuzhiyun /* EIM_EB0: setup_iomux_unused_boot() */
184*4882a593Smuzhiyun /* EIM_EB1: setup_iomux_unused_boot() */
185*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_EB2__GPIO2_30, PAD_CTRL_UP),
186*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_EB3__GPIO2_31, PAD_CTRL_UP),
187*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_CS0__GPIO2_23, PAD_CTRL_UP),
188*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_CS1__GPIO2_24, PAD_CTRL_UP),
189*4882a593Smuzhiyun /* EIM_A16: setup_iomux_unused_boot() */
190*4882a593Smuzhiyun /* EIM_A17: setup_iomux_unused_boot() */
191*4882a593Smuzhiyun /* EIM_A18: setup_iomux_unused_boot() */
192*4882a593Smuzhiyun /* EIM_A19: setup_iomux_unused_boot() */
193*4882a593Smuzhiyun /* EIM_A20: setup_iomux_unused_boot() */
194*4882a593Smuzhiyun /* EIM_A21: setup_iomux_unused_boot() */
195*4882a593Smuzhiyun /* EIM_A22: setup_iomux_unused_boot() */
196*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_A23__GPIO6_6, PAD_CTRL_UP),
197*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_A24__GPIO5_4, PAD_CTRL_UP),
198*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_A25__GPIO5_2, PAD_CTRL_UP),
199*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D16__GPIO3_16, PAD_CTRL_UP),
200*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D17__GPIO3_17, PAD_CTRL_UP),
201*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D18__GPIO3_18, PAD_CTRL_UP),
202*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D19__GPIO3_19, PAD_CTRL_UP),
203*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D20__GPIO3_20, PAD_CTRL_UP),
204*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D21__GPIO3_21, PAD_CTRL_UP),
205*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D22__GPIO3_22, PAD_CTRL_UP),
206*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D23__GPIO3_23, PAD_CTRL_UP),
207*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D24__GPIO3_24, PAD_CTRL_UP),
208*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D25__GPIO3_25, PAD_CTRL_UP),
209*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D26__GPIO3_26, PAD_CTRL_UP),
210*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D27__GPIO3_27, PAD_CTRL_UP),
211*4882a593Smuzhiyun /* EIM_D28: setup_iomux_unused_boot() */
212*4882a593Smuzhiyun /* EIM_D29: setup_iomux_unused_boot() */
213*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D30__GPIO3_30, PAD_CTRL_UP),
214*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D31__GPIO3_31, PAD_CTRL_UP),
215*4882a593Smuzhiyun /* EIM_DA0: setup_iomux_unused_boot() */
216*4882a593Smuzhiyun /* EIM_DA1: setup_iomux_unused_boot() */
217*4882a593Smuzhiyun /* EIM_DA2: setup_iomux_unused_boot() */
218*4882a593Smuzhiyun /* EIM_DA3: setup_iomux_unused_boot() */
219*4882a593Smuzhiyun /* EIM_DA4: setup_iomux_unused_boot() */
220*4882a593Smuzhiyun /* EIM_DA5: setup_iomux_unused_boot() */
221*4882a593Smuzhiyun /* EIM_DA6: setup_iomux_unused_boot() */
222*4882a593Smuzhiyun /* EIM_DA7: setup_iomux_unused_boot() */
223*4882a593Smuzhiyun /* EIM_DA8: setup_iomux_unused_boot() */
224*4882a593Smuzhiyun /* EIM_DA9: setup_iomux_unused_boot() */
225*4882a593Smuzhiyun /* EIM_DA10: setup_iomux_unused_boot() */
226*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA11__GPIO3_11, PAD_CTRL_UP),
227*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA12__GPIO3_12, PAD_CTRL_UP),
228*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA13__GPIO3_13, PAD_CTRL_UP),
229*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA14__GPIO3_14, PAD_CTRL_UP),
230*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA15__GPIO3_15, PAD_CTRL_UP),
231*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_WE_B__GPIO6_12, PAD_CTRL_UP),
232*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_RE_B__GPIO6_13, PAD_CTRL_UP),
233*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_ALE__GPIO6_8, PAD_CTRL_UP),
234*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_CLE__GPIO6_7, PAD_CTRL_UP),
235*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_WP_B__GPIO6_9, PAD_CTRL_UP),
236*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_RB0__GPIO6_10, PAD_CTRL_UP),
237*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_CS0__GPIO6_11, PAD_CTRL_UP),
238*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_CS1__GPIO6_14, PAD_CTRL_UP),
239*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_CS2__GPIO6_15, PAD_CTRL_UP),
240*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_CS3__GPIO6_16, PAD_CTRL_UP),
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* MISC block */
243*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_MDC__GPIO1_31, PAD_CTRL_UP),
244*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__GPIO1_22, PAD_CTRL_UP),
245*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__GPIO1_25, PAD_CTRL_UP),
246*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__GPIO1_23, PAD_CTRL_UP),
247*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__GPIO1_24, PAD_CTRL_UP),
248*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__GPIO1_28, PAD_CTRL_UP),
249*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__GPIO1_27, PAD_CTRL_UP),
250*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__GPIO1_26, PAD_CTRL_UP),
251*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__GPIO1_30, PAD_CTRL_UP),
252*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__GPIO1_29, PAD_CTRL_UP),
253*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_KEY_COL0__GPIO4_6, PAD_CTRL_UP),
254*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_KEY_ROW0__GPIO4_7, PAD_CTRL_UP),
255*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_KEY_COL1__GPIO4_8, PAD_CTRL_UP),
256*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_KEY_ROW1__GPIO4_9, PAD_CTRL_UP),
257*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_KEY_COL2__GPIO4_10, PAD_CTRL_UP),
258*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_KEY_ROW2__GPIO4_11, PAD_CTRL_UP),
259*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_KEY_COL3__GPIO4_12, PAD_CTRL_UP),
260*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_KEY_ROW3__GPIO4_13, PAD_CTRL_UP),
261*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_KEY_COL4__GPIO4_14, PAD_CTRL_UP),
262*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_KEY_ROW4__GPIO4_15, PAD_CTRL_UP),
263*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_CMD__GPIO1_11, PAD_CTRL_UP),
264*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_CLK__GPIO1_10, PAD_CTRL_UP),
265*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_DATA0__GPIO1_15, PAD_CTRL_UP),
266*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_DATA1__GPIO1_14, PAD_CTRL_UP),
267*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_DATA2__GPIO1_13, PAD_CTRL_UP),
268*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_DATA3__GPIO1_12, PAD_CTRL_UP),
269*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_BUFFER_EN__GPIO7_1, PAD_CTRL_UP),
270*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_CS_0__GPIO7_9, PAD_CTRL_UP),
271*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_CS_1__GPIO7_10, PAD_CTRL_UP),
272*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DA_0__GPIO7_6, PAD_CTRL_UP),
273*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DA_1__GPIO7_7, PAD_CTRL_UP),
274*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DA_2__GPIO7_8, PAD_CTRL_UP),
275*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__GPIO2_0, PAD_CTRL_UP),
276*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__GPIO2_1, PAD_CTRL_UP),
277*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__GPIO2_2, PAD_CTRL_UP),
278*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__GPIO2_3, PAD_CTRL_UP),
279*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA4__GPIO2_4, PAD_CTRL_UP),
280*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA5__GPIO2_5, PAD_CTRL_UP),
281*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA6__GPIO2_6, PAD_CTRL_UP),
282*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA7__GPIO2_7, PAD_CTRL_UP),
283*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__GPIO2_8, PAD_CTRL_UP),
284*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__GPIO2_9, PAD_CTRL_UP),
285*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__GPIO2_10, PAD_CTRL_UP),
286*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__GPIO2_11, PAD_CTRL_UP),
287*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA12__GPIO2_12, PAD_CTRL_UP),
288*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA13__GPIO2_13, PAD_CTRL_UP),
289*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA14__GPIO2_14, PAD_CTRL_UP),
290*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA15__GPIO2_15, PAD_CTRL_UP),
291*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DIOR__GPIO7_3, PAD_CTRL_UP),
292*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DIOW__GPIO6_17, PAD_CTRL_UP),
293*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DMACK__GPIO6_18, PAD_CTRL_UP),
294*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DMARQ__GPIO7_0, PAD_CTRL_UP),
295*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_INTRQ__GPIO7_2, PAD_CTRL_UP),
296*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__GPIO7_5, PAD_CTRL_UP),
297*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__GPIO7_4, PAD_CTRL_UP),
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* IPU block */
300*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT4__GPIO5_22, PAD_CTRL_UP),
301*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT5__GPIO5_23, PAD_CTRL_UP),
302*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT6__GPIO5_24, PAD_CTRL_UP),
303*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT7__GPIO5_25, PAD_CTRL_UP),
304*4882a593Smuzhiyun /* CSI0_DAT8: setup_iomux_pinheader() */
305*4882a593Smuzhiyun /* CSI0_DAT9: setup_iomux_pinheader() */
306*4882a593Smuzhiyun /* CSI0_DAT10: setup_iomux_pinheader() */
307*4882a593Smuzhiyun /* CSI0_DAT11: setup_iomux_pinheader() */
308*4882a593Smuzhiyun /* CSI0_DAT12: setup_iomux_pinheader() */
309*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT13__GPIO5_31, PAD_CTRL_UP),
310*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT14__GPIO6_0, PAD_CTRL_UP),
311*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT15__GPIO6_1, PAD_CTRL_UP),
312*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT16__GPIO6_2, PAD_CTRL_UP),
313*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT17__GPIO6_3, PAD_CTRL_UP),
314*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT18__GPIO6_4, PAD_CTRL_UP),
315*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT19__GPIO6_5, PAD_CTRL_UP),
316*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_VSYNC__GPIO5_21, PAD_CTRL_UP),
317*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_PIXCLK__GPIO5_18, PAD_CTRL_UP),
318*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_MCLK__GPIO5_19, PAD_CTRL_UP),
319*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DATA_EN__GPIO5_20, PAD_CTRL_UP),
320*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DI0_PIN2__GPIO4_18, PAD_CTRL_UP),
321*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DI0_PIN3__GPIO4_19, PAD_CTRL_UP),
322*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DI0_PIN4__GPIO4_20, PAD_CTRL_UP),
323*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DI0_PIN15__GPIO4_17, PAD_CTRL_UP),
324*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT0__GPIO4_21, PAD_CTRL_UP),
325*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT1__GPIO4_22, PAD_CTRL_UP),
326*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT2__GPIO4_23, PAD_CTRL_UP),
327*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT3__GPIO4_24, PAD_CTRL_UP),
328*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT4__GPIO4_25, PAD_CTRL_UP),
329*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT5__GPIO4_26, PAD_CTRL_UP),
330*4882a593Smuzhiyun /* DISP0_DAT6: setup_iomux_led() */
331*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT7__GPIO4_28, PAD_CTRL_UP),
332*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT8__GPIO4_29, PAD_CTRL_UP),
333*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT9__GPIO4_30, PAD_CTRL_UP),
334*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT10__GPIO4_31, PAD_CTRL_UP),
335*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT11__GPIO5_5, PAD_CTRL_UP),
336*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT12__GPIO5_6, PAD_CTRL_UP),
337*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT13__GPIO5_7, PAD_CTRL_UP),
338*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT14__GPIO5_8, PAD_CTRL_UP),
339*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT15__GPIO5_9, PAD_CTRL_UP),
340*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT16__GPIO5_10, PAD_CTRL_UP),
341*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT17__GPIO5_11, PAD_CTRL_UP),
342*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT18__GPIO5_12, PAD_CTRL_UP),
343*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT19__GPIO5_13, PAD_CTRL_UP),
344*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT20__GPIO5_14, PAD_CTRL_UP),
345*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT21__GPIO5_15, PAD_CTRL_UP),
346*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT22__GPIO5_16, PAD_CTRL_UP),
347*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DISP0_DAT23__GPIO5_17, PAD_CTRL_UP),
348*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_DI0_DISP_CLK__GPIO4_16, PAD_CTRL_UP),
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* LVDS block */
351*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_LVDS0_TX0_P__GPIO7_30, PAD_CTRL_UP),
352*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_LVDS0_TX1_P__GPIO7_28, PAD_CTRL_UP),
353*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_LVDS0_TX2_P__GPIO7_26, PAD_CTRL_UP),
354*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_LVDS0_TX3_P__GPIO7_22, PAD_CTRL_UP),
355*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_LVDS1_TX0_P__GPIO6_30, PAD_CTRL_UP),
356*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_LVDS1_TX1_P__GPIO6_28, PAD_CTRL_UP),
357*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_LVDS1_TX2_P__GPIO6_24, PAD_CTRL_UP),
358*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_LVDS1_TX3_P__GPIO6_22, PAD_CTRL_UP),
359*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_LVDS0_CLK_P__GPIO7_24, PAD_CTRL_UP),
360*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_LVDS1_CLK_P__GPIO6_26, PAD_CTRL_UP),
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads));
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun #define CPU_CLOCK 800
367*4882a593Smuzhiyun
set_clock(void)368*4882a593Smuzhiyun static void set_clock(void)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun u32 ref_clk = MXC_HCLK;
371*4882a593Smuzhiyun const uint32_t cpuclk = CPU_CLOCK;
372*4882a593Smuzhiyun const uint32_t dramclk = 400;
373*4882a593Smuzhiyun int ret;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun ret = mxc_set_clock(ref_clk, cpuclk, MXC_ARM_CLK);
376*4882a593Smuzhiyun if (ret)
377*4882a593Smuzhiyun printf("CPU: Switch CPU clock to %dMHZ failed\n", cpuclk);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun ret = mxc_set_clock(ref_clk, dramclk, MXC_PERIPH_CLK);
380*4882a593Smuzhiyun if (ret)
381*4882a593Smuzhiyun printf("CPU: Switch peripheral clock to %dMHz failed\n",
382*4882a593Smuzhiyun dramclk);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun ret = mxc_set_clock(ref_clk, dramclk, MXC_DDR_CLK);
385*4882a593Smuzhiyun if (ret)
386*4882a593Smuzhiyun printf("CPU: Switch DDR clock to %dMHz failed\n", dramclk);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
board_early_init_f(void)389*4882a593Smuzhiyun int board_early_init_f(void)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun setup_iomux_unused_nc();
392*4882a593Smuzhiyun setup_iomux_unused_boot();
393*4882a593Smuzhiyun setup_iomux_sd();
394*4882a593Smuzhiyun setup_iomux_led();
395*4882a593Smuzhiyun setup_iomux_pinheader();
396*4882a593Smuzhiyun set_clock();
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
board_init(void)400*4882a593Smuzhiyun int board_init(void)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
403*4882a593Smuzhiyun setup_iomux_i2c();
404*4882a593Smuzhiyun return 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
dram_init(void)407*4882a593Smuzhiyun int dram_init(void)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE, 1 << 30);
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
checkboard(void)413*4882a593Smuzhiyun int checkboard(void)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun puts("Board: Inverse Path USB armory MkI\n");
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun #ifndef CONFIG_CMDLINE
420*4882a593Smuzhiyun static char *ext2_argv[] = {
421*4882a593Smuzhiyun "ext2load",
422*4882a593Smuzhiyun "mmc",
423*4882a593Smuzhiyun "0:1",
424*4882a593Smuzhiyun USBARMORY_FIT_ADDR,
425*4882a593Smuzhiyun USBARMORY_FIT_PATH
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun static char *bootm_argv[] = {
429*4882a593Smuzhiyun "bootm",
430*4882a593Smuzhiyun USBARMORY_FIT_ADDR
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
board_run_command(const char * cmdline)433*4882a593Smuzhiyun int board_run_command(const char *cmdline)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun printf("%s %s %s %s %s\n", ext2_argv[0], ext2_argv[1], ext2_argv[2],
436*4882a593Smuzhiyun ext2_argv[3], ext2_argv[4]);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (do_ext2load(NULL, 0, 5, ext2_argv) != 0) {
439*4882a593Smuzhiyun udelay(5*1000*1000);
440*4882a593Smuzhiyun return 1;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun printf("%s %s\n", bootm_argv[0], bootm_argv[1]);
444*4882a593Smuzhiyun do_bootm(NULL, 0, 2, bootm_argv);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return 1;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun #endif
449