xref: /OK3568_Linux_fs/u-boot/board/imgtec/malta/malta.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
3*4882a593Smuzhiyun  * Copyright (C) 2013 Imagination Technologies
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <ide.h>
10*4882a593Smuzhiyun #include <netdev.h>
11*4882a593Smuzhiyun #include <pci.h>
12*4882a593Smuzhiyun #include <pci_gt64120.h>
13*4882a593Smuzhiyun #include <pci_msc01.h>
14*4882a593Smuzhiyun #include <rtc.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <asm/addrspace.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <asm/malta.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "superio.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun enum core_card {
25*4882a593Smuzhiyun 	CORE_UNKNOWN,
26*4882a593Smuzhiyun 	CORE_LV,
27*4882a593Smuzhiyun 	CORE_FPGA6,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun enum sys_con {
31*4882a593Smuzhiyun 	SYSCON_UNKNOWN,
32*4882a593Smuzhiyun 	SYSCON_GT64120,
33*4882a593Smuzhiyun 	SYSCON_MSC01,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
malta_lcd_puts(const char * str)36*4882a593Smuzhiyun static void malta_lcd_puts(const char *str)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	int i;
39*4882a593Smuzhiyun 	void *reg = (void *)CKSEG1ADDR(MALTA_ASCIIPOS0);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* print up to 8 characters of the string */
42*4882a593Smuzhiyun 	for (i = 0; i < min((int)strlen(str), 8); i++) {
43*4882a593Smuzhiyun 		__raw_writel(str[i], reg);
44*4882a593Smuzhiyun 		reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
45*4882a593Smuzhiyun 	}
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	/* fill the rest of the display with spaces */
48*4882a593Smuzhiyun 	for (; i < 8; i++) {
49*4882a593Smuzhiyun 		__raw_writel(' ', reg);
50*4882a593Smuzhiyun 		reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
51*4882a593Smuzhiyun 	}
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
malta_core_card(void)54*4882a593Smuzhiyun static enum core_card malta_core_card(void)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	u32 corid, rev;
57*4882a593Smuzhiyun 	const void *reg = (const void *)CKSEG1ADDR(MALTA_REVISION);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	rev = __raw_readl(reg);
60*4882a593Smuzhiyun 	corid = (rev & MALTA_REVISION_CORID_MSK) >> MALTA_REVISION_CORID_SHF;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	switch (corid) {
63*4882a593Smuzhiyun 	case MALTA_REVISION_CORID_CORE_LV:
64*4882a593Smuzhiyun 		return CORE_LV;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	case MALTA_REVISION_CORID_CORE_FPGA6:
67*4882a593Smuzhiyun 		return CORE_FPGA6;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	default:
70*4882a593Smuzhiyun 		return CORE_UNKNOWN;
71*4882a593Smuzhiyun 	}
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
malta_sys_con(void)74*4882a593Smuzhiyun static enum sys_con malta_sys_con(void)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	switch (malta_core_card()) {
77*4882a593Smuzhiyun 	case CORE_LV:
78*4882a593Smuzhiyun 		return SYSCON_GT64120;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	case CORE_FPGA6:
81*4882a593Smuzhiyun 		return SYSCON_MSC01;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	default:
84*4882a593Smuzhiyun 		return SYSCON_UNKNOWN;
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
dram_init(void)88*4882a593Smuzhiyun int dram_init(void)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	gd->ram_size = CONFIG_SYS_MEM_SIZE;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
checkboard(void)95*4882a593Smuzhiyun int checkboard(void)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	enum core_card core;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	malta_lcd_puts("U-Boot");
100*4882a593Smuzhiyun 	puts("Board: MIPS Malta");
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	core = malta_core_card();
103*4882a593Smuzhiyun 	switch (core) {
104*4882a593Smuzhiyun 	case CORE_LV:
105*4882a593Smuzhiyun 		puts(" CoreLV");
106*4882a593Smuzhiyun 		break;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	case CORE_FPGA6:
109*4882a593Smuzhiyun 		puts(" CoreFPGA6");
110*4882a593Smuzhiyun 		break;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	default:
113*4882a593Smuzhiyun 		puts(" CoreUnknown");
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	putc('\n');
117*4882a593Smuzhiyun 	return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)120*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	return pci_eth_init(bis);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
_machine_restart(void)125*4882a593Smuzhiyun void _machine_restart(void)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	void __iomem *reset_base;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	reset_base = (void __iomem *)CKSEG1ADDR(MALTA_RESET_BASE);
130*4882a593Smuzhiyun 	__raw_writel(GORESET, reset_base);
131*4882a593Smuzhiyun 	mdelay(1000);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
board_early_init_f(void)134*4882a593Smuzhiyun int board_early_init_f(void)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	ulong io_base;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* choose correct PCI I/O base */
139*4882a593Smuzhiyun 	switch (malta_sys_con()) {
140*4882a593Smuzhiyun 	case SYSCON_GT64120:
141*4882a593Smuzhiyun 		io_base = CKSEG1ADDR(MALTA_GT_PCIIO_BASE);
142*4882a593Smuzhiyun 		break;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	case SYSCON_MSC01:
145*4882a593Smuzhiyun 		io_base = CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE);
146*4882a593Smuzhiyun 		break;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	default:
149*4882a593Smuzhiyun 		return -1;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	set_io_port_base(io_base);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* setup FDC37M817 super I/O controller */
155*4882a593Smuzhiyun 	malta_superio_init();
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
misc_init_r(void)160*4882a593Smuzhiyun int misc_init_r(void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	rtc_reset();
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
pci_init_board(void)167*4882a593Smuzhiyun void pci_init_board(void)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	pci_dev_t bdf;
170*4882a593Smuzhiyun 	u32 val32;
171*4882a593Smuzhiyun 	u8 val8;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	switch (malta_sys_con()) {
174*4882a593Smuzhiyun 	case SYSCON_GT64120:
175*4882a593Smuzhiyun 		gt64120_pci_init((void *)CKSEG1ADDR(MALTA_GT_BASE),
176*4882a593Smuzhiyun 				 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
177*4882a593Smuzhiyun 				 0x10000000, 0x10000000, 128 * 1024 * 1024,
178*4882a593Smuzhiyun 				 0x00000000, 0x00000000, 0x20000);
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	default:
182*4882a593Smuzhiyun 	case SYSCON_MSC01:
183*4882a593Smuzhiyun 		msc01_pci_init((void *)CKSEG1ADDR(MALTA_MSC01_PCI_BASE),
184*4882a593Smuzhiyun 			       0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
185*4882a593Smuzhiyun 			       MALTA_MSC01_PCIMEM_MAP,
186*4882a593Smuzhiyun 			       CKSEG1ADDR(MALTA_MSC01_PCIMEM_BASE),
187*4882a593Smuzhiyun 			       MALTA_MSC01_PCIMEM_SIZE, MALTA_MSC01_PCIIO_MAP,
188*4882a593Smuzhiyun 			       0x00000000, MALTA_MSC01_PCIIO_SIZE);
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
193*4882a593Smuzhiyun 			      PCI_DEVICE_ID_INTEL_82371AB_0, 0);
194*4882a593Smuzhiyun 	if (bdf == -1)
195*4882a593Smuzhiyun 		panic("Failed to find PIIX4 PCI bridge\n");
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* setup PCI interrupt routing */
198*4882a593Smuzhiyun 	pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCA, 10);
199*4882a593Smuzhiyun 	pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCB, 10);
200*4882a593Smuzhiyun 	pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCC, 11);
201*4882a593Smuzhiyun 	pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCD, 11);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* mux SERIRQ onto SERIRQ pin */
204*4882a593Smuzhiyun 	pci_read_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, &val32);
205*4882a593Smuzhiyun 	val32 |= PCI_CFG_PIIX4_GENCFG_SERIRQ;
206*4882a593Smuzhiyun 	pci_write_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, val32);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* enable SERIRQ - Linux currently depends upon this */
209*4882a593Smuzhiyun 	pci_read_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, &val8);
210*4882a593Smuzhiyun 	val8 |= PCI_CFG_PIIX4_SERIRQC_EN | PCI_CFG_PIIX4_SERIRQC_CONT;
211*4882a593Smuzhiyun 	pci_write_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, val8);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
214*4882a593Smuzhiyun 			      PCI_DEVICE_ID_INTEL_82371AB, 0);
215*4882a593Smuzhiyun 	if (bdf == -1)
216*4882a593Smuzhiyun 		panic("Failed to find PIIX4 IDE controller\n");
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* enable bus master & IO access */
219*4882a593Smuzhiyun 	val32 |= PCI_COMMAND_MASTER | PCI_COMMAND_IO;
220*4882a593Smuzhiyun 	pci_write_config_dword(bdf, PCI_COMMAND, val32);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* set latency */
223*4882a593Smuzhiyun 	pci_write_config_byte(bdf, PCI_LATENCY_TIMER, 0x40);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* enable IDE/ATA */
226*4882a593Smuzhiyun 	pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_PRI,
227*4882a593Smuzhiyun 			       PCI_CFG_PIIX4_IDETIM_IDE);
228*4882a593Smuzhiyun 	pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_SEC,
229*4882a593Smuzhiyun 			       PCI_CFG_PIIX4_IDETIM_IDE);
230*4882a593Smuzhiyun }
231