xref: /OK3568_Linux_fs/u-boot/board/ids/ids8313/ids8313.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2013
3*4882a593Smuzhiyun  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on:
6*4882a593Smuzhiyun  * Copyright (c) 2011 IDS GmbH, Germany
7*4882a593Smuzhiyun  * ids8313.c - ids8313 board support.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Sergej Stepanov <ste@ids.de>
10*4882a593Smuzhiyun  * Based on board/freescale/mpc8313erdb/mpc8313erdb.c
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <mpc83xx.h>
17*4882a593Smuzhiyun #include <spi.h>
18*4882a593Smuzhiyun #include <linux/libfdt.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun /** CPLD contains the info about:
22*4882a593Smuzhiyun  * - board type: *pCpld & 0xF0
23*4882a593Smuzhiyun  * - hw-revision: *pCpld & 0x0F
24*4882a593Smuzhiyun  * - cpld-revision: *pCpld+1
25*4882a593Smuzhiyun  */
checkboard(void)26*4882a593Smuzhiyun int checkboard(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	char *pcpld = (char *)CONFIG_SYS_CPLD_BASE;
29*4882a593Smuzhiyun 	u8 u8Vers = readb(pcpld);
30*4882a593Smuzhiyun 	u8 u8Revs = readb(pcpld + 1);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	printf("Board: ");
33*4882a593Smuzhiyun 	switch (u8Vers & 0xF0) {
34*4882a593Smuzhiyun 	case '\x40':
35*4882a593Smuzhiyun 		printf("CU73X");
36*4882a593Smuzhiyun 		break;
37*4882a593Smuzhiyun 	case '\x50':
38*4882a593Smuzhiyun 		printf("CC73X");
39*4882a593Smuzhiyun 		break;
40*4882a593Smuzhiyun 	default:
41*4882a593Smuzhiyun 		printf("unknown(0x%02X, 0x%02X)\n", u8Vers, u8Revs);
42*4882a593Smuzhiyun 		return 0;
43*4882a593Smuzhiyun 	}
44*4882a593Smuzhiyun 	printf("\nInfo:  HW-Rev: %i, CPLD-Rev: %i\n",
45*4882a593Smuzhiyun 	       u8Vers & 0x0F, u8Revs & 0xFF);
46*4882a593Smuzhiyun 	return 0;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  *  fixed sdram init
51*4882a593Smuzhiyun  */
fixed_sdram(unsigned long config)52*4882a593Smuzhiyun int fixed_sdram(unsigned long config)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
55*4882a593Smuzhiyun 	u32 msize = CONFIG_SYS_DDR_SIZE << 20;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #ifndef CONFIG_SYS_RAMBOOT
58*4882a593Smuzhiyun 	u32 msize_log2 = __ilog2(msize);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	out_be32(&im->sysconf.ddrlaw[0].bar,
61*4882a593Smuzhiyun 		 (CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000));
62*4882a593Smuzhiyun 	out_be32(&im->sysconf.ddrlaw[0].ar, LBLAWAR_EN | (msize_log2 - 1));
63*4882a593Smuzhiyun 	out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
64*4882a593Smuzhiyun 	sync();
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/*
67*4882a593Smuzhiyun 	 * Erratum DDR3 requires a 50ms delay after clearing DDRCDR[DDR_cfg],
68*4882a593Smuzhiyun 	 * or the DDR2 controller may fail to initialize correctly.
69*4882a593Smuzhiyun 	 */
70*4882a593Smuzhiyun 	udelay(50000);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	out_be32(&im->ddr.csbnds[0].csbnds, (msize - 1) >> 24);
73*4882a593Smuzhiyun 	out_be32(&im->ddr.cs_config[0], config);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* currently we use only one CS, so disable the other banks */
76*4882a593Smuzhiyun 	out_be32(&im->ddr.cs_config[1], 0);
77*4882a593Smuzhiyun 	out_be32(&im->ddr.cs_config[2], 0);
78*4882a593Smuzhiyun 	out_be32(&im->ddr.cs_config[3], 0);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
81*4882a593Smuzhiyun 	out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
82*4882a593Smuzhiyun 	out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
83*4882a593Smuzhiyun 	out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_SDRAM_CFG);
86*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_SDRAM_CFG2);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
89*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE_2);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
92*4882a593Smuzhiyun 	out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
93*4882a593Smuzhiyun 	sync();
94*4882a593Smuzhiyun 	udelay(300);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* enable DDR controller */
97*4882a593Smuzhiyun 	setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
98*4882a593Smuzhiyun 	/* now check the real size */
99*4882a593Smuzhiyun 	disable_addr_trans();
100*4882a593Smuzhiyun 	msize = get_ram_size(CONFIG_SYS_DDR_BASE, msize);
101*4882a593Smuzhiyun 	enable_addr_trans();
102*4882a593Smuzhiyun #endif
103*4882a593Smuzhiyun 	return msize;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
setup_sdram(void)106*4882a593Smuzhiyun static int setup_sdram(void)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	u32 msize = CONFIG_SYS_DDR_SIZE << 20;
109*4882a593Smuzhiyun 	long int size_01, size_02;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	size_01 = fixed_sdram(CONFIG_SYS_DDR_CONFIG);
112*4882a593Smuzhiyun 	size_02 = fixed_sdram(CONFIG_SYS_DDR_CONFIG_256);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (size_01 > size_02)
115*4882a593Smuzhiyun 		msize = fixed_sdram(CONFIG_SYS_DDR_CONFIG);
116*4882a593Smuzhiyun 	else
117*4882a593Smuzhiyun 		msize = size_02;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return msize;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
dram_init(void)122*4882a593Smuzhiyun int dram_init(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
125*4882a593Smuzhiyun 	fsl_lbc_t *lbc = &im->im_lbc;
126*4882a593Smuzhiyun 	u32 msize = 0;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
129*4882a593Smuzhiyun 		return -ENXIO;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	msize = setup_sdram();
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
134*4882a593Smuzhiyun 	out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
135*4882a593Smuzhiyun 	sync();
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	gd->ram_size = msize;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)143*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* gpio mask for spi_cs */
152*4882a593Smuzhiyun #define IDSCPLD_SPI_CS_MASK		0x00000001
153*4882a593Smuzhiyun /* spi_cs multiplexed through cpld */
154*4882a593Smuzhiyun #define IDSCPLD_SPI_CS_BASE		(CONFIG_SYS_CPLD_BASE + 0xf)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #if defined(CONFIG_MISC_INIT_R)
157*4882a593Smuzhiyun /* srp umcr mask for rts */
158*4882a593Smuzhiyun #define IDSUMCR_RTS_MASK 0x04
misc_init_r(void)159*4882a593Smuzhiyun int misc_init_r(void)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	/*srp*/
162*4882a593Smuzhiyun 	duart83xx_t *uart1 = &((immap_t *)CONFIG_SYS_IMMR)->duart[0];
163*4882a593Smuzhiyun 	duart83xx_t *uart2 = &((immap_t *)CONFIG_SYS_IMMR)->duart[1];
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
166*4882a593Smuzhiyun 	u8 *spi_base = (u8 *)IDSCPLD_SPI_CS_BASE;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* deactivate spi_cs channels */
169*4882a593Smuzhiyun 	out_8(spi_base, 0);
170*4882a593Smuzhiyun 	/* deactivate the spi_cs */
171*4882a593Smuzhiyun 	setbits_be32(&iopd->dir, IDSCPLD_SPI_CS_MASK);
172*4882a593Smuzhiyun 	/*srp - deactivate rts*/
173*4882a593Smuzhiyun 	out_8(&uart1->umcr, IDSUMCR_RTS_MASK);
174*4882a593Smuzhiyun 	out_8(&uart2->umcr, IDSUMCR_RTS_MASK);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	gd->fdt_blob = (void *)CONFIG_SYS_FLASH_BASE;
178*4882a593Smuzhiyun 	return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #ifdef CONFIG_MPC8XXX_SPI
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun  * The following are used to control the SPI chip selects
185*4882a593Smuzhiyun  */
spi_cs_is_valid(unsigned int bus,unsigned int cs)186*4882a593Smuzhiyun int spi_cs_is_valid(unsigned int bus, unsigned int cs)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	return bus == 0 && ((cs >= 0) && (cs <= 2));
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
spi_cs_activate(struct spi_slave * slave)191*4882a593Smuzhiyun void spi_cs_activate(struct spi_slave *slave)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
194*4882a593Smuzhiyun 	u8 *spi_base = (u8 *)IDSCPLD_SPI_CS_BASE;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* select the spi_cs channel */
197*4882a593Smuzhiyun 	out_8(spi_base, 1 << slave->cs);
198*4882a593Smuzhiyun 	/* activate the spi_cs */
199*4882a593Smuzhiyun 	clrbits_be32(&iopd->dat, IDSCPLD_SPI_CS_MASK);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
spi_cs_deactivate(struct spi_slave * slave)202*4882a593Smuzhiyun void spi_cs_deactivate(struct spi_slave *slave)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
205*4882a593Smuzhiyun 	u8 *spi_base = (u8 *)IDSCPLD_SPI_CS_BASE;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* select the spi_cs channel */
208*4882a593Smuzhiyun 	out_8(spi_base, 1 << slave->cs);
209*4882a593Smuzhiyun 	/* deactivate the spi_cs */
210*4882a593Smuzhiyun 	setbits_be32(&iopd->dat, IDSCPLD_SPI_CS_MASK);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun #endif /* CONFIG_HARD_SPI */
213