xref: /OK3568_Linux_fs/u-boot/board/hisilicon/poplar/poplar.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2017 Linaro
3*4882a593Smuzhiyun  * Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <dm/platform_data/serial_pl01x.h>
12*4882a593Smuzhiyun #include <asm/arch/hi3798cv200.h>
13*4882a593Smuzhiyun #include <asm/arch/dwmmc.h>
14*4882a593Smuzhiyun #include <asm/armv8/mmu.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static struct mm_region poplar_mem_map[] = {
19*4882a593Smuzhiyun 	{
20*4882a593Smuzhiyun 		.virt = 0x0UL,
21*4882a593Smuzhiyun 		.phys = 0x0UL,
22*4882a593Smuzhiyun 		.size = 0x80000000UL,
23*4882a593Smuzhiyun 		.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
24*4882a593Smuzhiyun 			 PTE_BLOCK_INNER_SHARE
25*4882a593Smuzhiyun 	}, {
26*4882a593Smuzhiyun 		.virt = 0x80000000UL,
27*4882a593Smuzhiyun 		.phys = 0x80000000UL,
28*4882a593Smuzhiyun 		.size = 0x80000000UL,
29*4882a593Smuzhiyun 		.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
30*4882a593Smuzhiyun 			 PTE_BLOCK_NON_SHARE |
31*4882a593Smuzhiyun 			 PTE_BLOCK_PXN | PTE_BLOCK_UXN
32*4882a593Smuzhiyun 	}, {
33*4882a593Smuzhiyun 		0,
34*4882a593Smuzhiyun 	}
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct mm_region *mem_map = poplar_mem_map;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const struct pl01x_serial_platdata serial_platdata = {
40*4882a593Smuzhiyun 	.base = REG_BASE_UART0,
41*4882a593Smuzhiyun 	.type = TYPE_PL010,
42*4882a593Smuzhiyun 	.clock = 75000000,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun U_BOOT_DEVICE(poplar_serial) = {
46*4882a593Smuzhiyun 	.name = "serial_pl01x",
47*4882a593Smuzhiyun 	.platdata = &serial_platdata,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
checkboard(void)50*4882a593Smuzhiyun int checkboard(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	puts("BOARD: Hisilicon HI3798cv200 Poplar\n");
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return 0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
reset_cpu(ulong addr)57*4882a593Smuzhiyun void reset_cpu(ulong addr)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	psci_system_reset();
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
dram_init(void)62*4882a593Smuzhiyun int dram_init(void)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	gd->ram_size = get_ram_size(NULL, 0x80000000);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun  * Some linux kernel versions don't use memory before its load address, so to
71*4882a593Smuzhiyun  * be generic we just pretend it isn't there.  In previous uboot versions we
72*4882a593Smuzhiyun  * carved the space used by BL31 (runs in DDR on this platfomr) so the PSCI code
73*4882a593Smuzhiyun  * could persist in memory and be left alone by the kernel.
74*4882a593Smuzhiyun  *
75*4882a593Smuzhiyun  * That led to a problem when mapping memory in older kernels.  That PSCI code
76*4882a593Smuzhiyun  * now lies in memory below the kernel load offset; it therefore won't be
77*4882a593Smuzhiyun  * touched by the kernel, and by not specially reserving it we avoid the mapping
78*4882a593Smuzhiyun  * problem as well.
79*4882a593Smuzhiyun  *
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun #define KERNEL_TEXT_OFFSET	0x00080000
82*4882a593Smuzhiyun 
dram_init_banksize(void)83*4882a593Smuzhiyun int dram_init_banksize(void)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	gd->bd->bi_dram[0].start = KERNEL_TEXT_OFFSET;
86*4882a593Smuzhiyun 	gd->bd->bi_dram[0].size = gd->ram_size - gd->bd->bi_dram[0].start;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
usb2_phy_config(void)91*4882a593Smuzhiyun static void usb2_phy_config(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	const u32 config[] = {
94*4882a593Smuzhiyun 		/* close EOP pre-emphasis. open data pre-emphasis */
95*4882a593Smuzhiyun 		0xa1001c,
96*4882a593Smuzhiyun 		/* Rcomp = 150mW, increase DC level */
97*4882a593Smuzhiyun 		0xa00607,
98*4882a593Smuzhiyun 		/* keep Rcomp working */
99*4882a593Smuzhiyun 		0xa10700,
100*4882a593Smuzhiyun 		/* Icomp = 212mW, increase current drive */
101*4882a593Smuzhiyun 		0xa00aab,
102*4882a593Smuzhiyun 		/* EMI fix: rx_active not stay 1 when error packets received */
103*4882a593Smuzhiyun 		0xa11140,
104*4882a593Smuzhiyun 		/* Comp mode select */
105*4882a593Smuzhiyun 		0xa11041,
106*4882a593Smuzhiyun 		/* adjust eye diagram */
107*4882a593Smuzhiyun 		0xa0098c,
108*4882a593Smuzhiyun 		/* adjust eye diagram */
109*4882a593Smuzhiyun 		0xa10a0a,
110*4882a593Smuzhiyun 	};
111*4882a593Smuzhiyun 	int i;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(config); i++) {
114*4882a593Smuzhiyun 		writel(config[i], PERI_CTRL_USB0);
115*4882a593Smuzhiyun 		clrsetbits_le32(PERI_CTRL_USB0, BIT(21), BIT(20) | BIT(22));
116*4882a593Smuzhiyun 		udelay(20);
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
usb2_phy_init(void)120*4882a593Smuzhiyun static void usb2_phy_init(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	/* reset usb2 controller bus/utmi/roothub */
123*4882a593Smuzhiyun 	setbits_le32(PERI_CRG46, USB2_BUS_SRST_REQ | USB2_UTMI0_SRST_REQ |
124*4882a593Smuzhiyun 			USB2_HST_PHY_SYST_REQ | USB2_OTG_PHY_SYST_REQ);
125*4882a593Smuzhiyun 	udelay(200);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* reset usb2 phy por/utmi */
128*4882a593Smuzhiyun 	setbits_le32(PERI_CRG47, USB2_PHY01_SRST_REQ | USB2_PHY01_SRST_TREQ1);
129*4882a593Smuzhiyun 	udelay(200);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* open usb2 ref clk */
132*4882a593Smuzhiyun 	setbits_le32(PERI_CRG47, USB2_PHY01_REF_CKEN);
133*4882a593Smuzhiyun 	udelay(300);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* cancel usb2 power on reset */
136*4882a593Smuzhiyun 	clrbits_le32(PERI_CRG47, USB2_PHY01_SRST_REQ);
137*4882a593Smuzhiyun 	udelay(500);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	usb2_phy_config();
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* cancel usb2 port reset, wait comp circuit stable */
142*4882a593Smuzhiyun 	clrbits_le32(PERI_CRG47, USB2_PHY01_SRST_TREQ1);
143*4882a593Smuzhiyun 	mdelay(10);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* open usb2 controller clk */
146*4882a593Smuzhiyun 	setbits_le32(PERI_CRG46, USB2_BUS_CKEN | USB2_OHCI48M_CKEN |
147*4882a593Smuzhiyun 			USB2_OHCI12M_CKEN | USB2_OTG_UTMI_CKEN |
148*4882a593Smuzhiyun 			USB2_HST_PHY_CKEN | USB2_UTMI0_CKEN);
149*4882a593Smuzhiyun 	udelay(200);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* cancel usb2 control reset */
152*4882a593Smuzhiyun 	clrbits_le32(PERI_CRG46, USB2_BUS_SRST_REQ | USB2_UTMI0_SRST_REQ |
153*4882a593Smuzhiyun 			USB2_HST_PHY_SYST_REQ | USB2_OTG_PHY_SYST_REQ);
154*4882a593Smuzhiyun 	udelay(200);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)157*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	int ret;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	ret = hi6220_dwmci_add_port(0, REG_BASE_MCI, 8);
162*4882a593Smuzhiyun 	if (ret)
163*4882a593Smuzhiyun 		printf("mmc init error (%d)\n", ret);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return ret;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
board_init(void)168*4882a593Smuzhiyun int board_init(void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	usb2_phy_init();
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
175