1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2015 Linaro
3*4882a593Smuzhiyun * Peter Griffin <peter.griffin@linaro.org>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <dm/platform_data/serial_pl01x.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <malloc.h>
12*4882a593Smuzhiyun #include <netdev.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <usb.h>
15*4882a593Smuzhiyun #include <power/hi6553_pmic.h>
16*4882a593Smuzhiyun #include <asm-generic/gpio.h>
17*4882a593Smuzhiyun #include <asm/arch/dwmmc.h>
18*4882a593Smuzhiyun #include <asm/arch/gpio.h>
19*4882a593Smuzhiyun #include <asm/arch/periph.h>
20*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
21*4882a593Smuzhiyun #include <asm/arch/hi6220.h>
22*4882a593Smuzhiyun #include <asm/armv8/mmu.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /*TODO drop this table in favour of device tree */
25*4882a593Smuzhiyun static const struct hikey_gpio_platdata hi6220_gpio[] = {
26*4882a593Smuzhiyun { 0, HI6220_GPIO_BASE(0)},
27*4882a593Smuzhiyun { 1, HI6220_GPIO_BASE(1)},
28*4882a593Smuzhiyun { 2, HI6220_GPIO_BASE(2)},
29*4882a593Smuzhiyun { 3, HI6220_GPIO_BASE(3)},
30*4882a593Smuzhiyun { 4, HI6220_GPIO_BASE(4)},
31*4882a593Smuzhiyun { 5, HI6220_GPIO_BASE(5)},
32*4882a593Smuzhiyun { 6, HI6220_GPIO_BASE(6)},
33*4882a593Smuzhiyun { 7, HI6220_GPIO_BASE(7)},
34*4882a593Smuzhiyun { 8, HI6220_GPIO_BASE(8)},
35*4882a593Smuzhiyun { 9, HI6220_GPIO_BASE(9)},
36*4882a593Smuzhiyun { 10, HI6220_GPIO_BASE(10)},
37*4882a593Smuzhiyun { 11, HI6220_GPIO_BASE(11)},
38*4882a593Smuzhiyun { 12, HI6220_GPIO_BASE(12)},
39*4882a593Smuzhiyun { 13, HI6220_GPIO_BASE(13)},
40*4882a593Smuzhiyun { 14, HI6220_GPIO_BASE(14)},
41*4882a593Smuzhiyun { 15, HI6220_GPIO_BASE(15)},
42*4882a593Smuzhiyun { 16, HI6220_GPIO_BASE(16)},
43*4882a593Smuzhiyun { 17, HI6220_GPIO_BASE(17)},
44*4882a593Smuzhiyun { 18, HI6220_GPIO_BASE(18)},
45*4882a593Smuzhiyun { 19, HI6220_GPIO_BASE(19)},
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun U_BOOT_DEVICES(hi6220_gpios) = {
50*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[0] },
51*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[1] },
52*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[2] },
53*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[3] },
54*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[4] },
55*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[5] },
56*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[6] },
57*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[7] },
58*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[8] },
59*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[9] },
60*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[10] },
61*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[11] },
62*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[12] },
63*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[13] },
64*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[14] },
65*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[15] },
66*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[16] },
67*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[17] },
68*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[18] },
69*4882a593Smuzhiyun { "gpio_hi6220", &hi6220_gpio[19] },
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_CONTROL)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const struct pl01x_serial_platdata serial_platdata = {
77*4882a593Smuzhiyun #if CONFIG_CONS_INDEX == 1
78*4882a593Smuzhiyun .base = HI6220_UART0_BASE,
79*4882a593Smuzhiyun #elif CONFIG_CONS_INDEX == 4
80*4882a593Smuzhiyun .base = HI6220_UART3_BASE,
81*4882a593Smuzhiyun #else
82*4882a593Smuzhiyun #error "Unsupported console index value."
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun .type = TYPE_PL011,
85*4882a593Smuzhiyun .clock = 19200000
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun U_BOOT_DEVICE(hikey_seriala) = {
89*4882a593Smuzhiyun .name = "serial_pl01x",
90*4882a593Smuzhiyun .platdata = &serial_platdata,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static struct mm_region hikey_mem_map[] = {
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun .virt = 0x0UL,
97*4882a593Smuzhiyun .phys = 0x0UL,
98*4882a593Smuzhiyun .size = 0x80000000UL,
99*4882a593Smuzhiyun .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
100*4882a593Smuzhiyun PTE_BLOCK_INNER_SHARE
101*4882a593Smuzhiyun }, {
102*4882a593Smuzhiyun .virt = 0x80000000UL,
103*4882a593Smuzhiyun .phys = 0x80000000UL,
104*4882a593Smuzhiyun .size = 0x80000000UL,
105*4882a593Smuzhiyun .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
106*4882a593Smuzhiyun PTE_BLOCK_NON_SHARE |
107*4882a593Smuzhiyun PTE_BLOCK_PXN | PTE_BLOCK_UXN
108*4882a593Smuzhiyun }, {
109*4882a593Smuzhiyun /* List terminator */
110*4882a593Smuzhiyun 0,
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun struct mm_region *mem_map = hikey_mem_map;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #ifdef CONFIG_BOARD_EARLY_INIT_F
board_uart_init(void)117*4882a593Smuzhiyun int board_uart_init(void)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun switch (CONFIG_CONS_INDEX) {
120*4882a593Smuzhiyun case 1:
121*4882a593Smuzhiyun hi6220_pinmux_config(PERIPH_ID_UART0);
122*4882a593Smuzhiyun break;
123*4882a593Smuzhiyun case 4:
124*4882a593Smuzhiyun hi6220_pinmux_config(PERIPH_ID_UART3);
125*4882a593Smuzhiyun break;
126*4882a593Smuzhiyun default:
127*4882a593Smuzhiyun debug("%s: Unsupported UART selected\n", __func__);
128*4882a593Smuzhiyun return -1;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
board_early_init_f(void)134*4882a593Smuzhiyun int board_early_init_f(void)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun board_uart_init();
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct peri_sc_periph_regs *peri_sc =
142*4882a593Smuzhiyun (struct peri_sc_periph_regs *)HI6220_PERI_BASE;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun struct alwayson_sc_regs *ao_sc =
145*4882a593Smuzhiyun (struct alwayson_sc_regs *)ALWAYSON_CTRL_BASE;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* status offset from enable reg */
148*4882a593Smuzhiyun #define STAT_EN_OFF 0x2
149*4882a593Smuzhiyun
hi6220_clk_enable(u32 bitfield,unsigned int * clk_base)150*4882a593Smuzhiyun void hi6220_clk_enable(u32 bitfield, unsigned int *clk_base)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun uint32_t data;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun data = readl(clk_base);
155*4882a593Smuzhiyun data |= bitfield;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun writel(bitfield, clk_base);
158*4882a593Smuzhiyun do {
159*4882a593Smuzhiyun data = readl(clk_base + STAT_EN_OFF);
160*4882a593Smuzhiyun } while ((data & bitfield) == 0);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* status offset from disable reg */
164*4882a593Smuzhiyun #define STAT_DIS_OFF 0x1
165*4882a593Smuzhiyun
hi6220_clk_disable(u32 bitfield,unsigned int * clk_base)166*4882a593Smuzhiyun void hi6220_clk_disable(u32 bitfield, unsigned int *clk_base)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun uint32_t data;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun data = readl(clk_base);
171*4882a593Smuzhiyun data |= bitfield;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun writel(data, clk_base);
174*4882a593Smuzhiyun do {
175*4882a593Smuzhiyun data = readl(clk_base + STAT_DIS_OFF);
176*4882a593Smuzhiyun } while (data & bitfield);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define EYE_PATTERN 0x70533483
180*4882a593Smuzhiyun
board_usb_init(int index,enum usb_init_type init)181*4882a593Smuzhiyun int board_usb_init(int index, enum usb_init_type init)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun unsigned int data;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* enable USB clock */
186*4882a593Smuzhiyun hi6220_clk_enable(PERI_CLK0_USBOTG, &peri_sc->clk0_en);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* take usb IPs out of reset */
189*4882a593Smuzhiyun writel(PERI_RST0_USBOTG_BUS | PERI_RST0_POR_PICOPHY |
190*4882a593Smuzhiyun PERI_RST0_USBOTG | PERI_RST0_USBOTG_32K,
191*4882a593Smuzhiyun &peri_sc->rst0_dis);
192*4882a593Smuzhiyun do {
193*4882a593Smuzhiyun data = readl(&peri_sc->rst0_stat);
194*4882a593Smuzhiyun data &= PERI_RST0_USBOTG_BUS | PERI_RST0_POR_PICOPHY |
195*4882a593Smuzhiyun PERI_RST0_USBOTG | PERI_RST0_USBOTG_32K;
196*4882a593Smuzhiyun } while (data);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*CTRL 5*/
199*4882a593Smuzhiyun data = readl(&peri_sc->ctrl5);
200*4882a593Smuzhiyun data &= ~PERI_CTRL5_PICOPHY_BC_MODE;
201*4882a593Smuzhiyun data |= PERI_CTRL5_USBOTG_RES_SEL | PERI_CTRL5_PICOPHY_ACAENB;
202*4882a593Smuzhiyun data |= 0x300;
203*4882a593Smuzhiyun writel(data, &peri_sc->ctrl5);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /*CTRL 4*/
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* configure USB PHY */
208*4882a593Smuzhiyun data = readl(&peri_sc->ctrl4);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* make PHY out of low power mode */
211*4882a593Smuzhiyun data &= ~PERI_CTRL4_PICO_SIDDQ;
212*4882a593Smuzhiyun data &= ~PERI_CTRL4_PICO_OGDISABLE;
213*4882a593Smuzhiyun data |= PERI_CTRL4_PICO_VBUSVLDEXTSEL | PERI_CTRL4_PICO_VBUSVLDEXT;
214*4882a593Smuzhiyun writel(data, &peri_sc->ctrl4);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun writel(EYE_PATTERN, &peri_sc->ctrl8);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun mdelay(5);
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
config_sd_carddetect(void)222*4882a593Smuzhiyun static int config_sd_carddetect(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun int ret;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* configure GPIO8 as nopull */
227*4882a593Smuzhiyun writel(0, 0xf8001830);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun gpio_request(8, "SD CD");
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun gpio_direction_input(8);
232*4882a593Smuzhiyun ret = gpio_get_value(8);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (!ret) {
235*4882a593Smuzhiyun printf("%s: SD card present\n", __func__);
236*4882a593Smuzhiyun return 1;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun printf("%s: SD card not present\n", __func__);
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun
mmc1_init_pll(void)244*4882a593Smuzhiyun static void mmc1_init_pll(void)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun uint32_t data;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* select SYSPLL as the source of MMC1 */
249*4882a593Smuzhiyun /* select SYSPLL as the source of MUX1 (SC_CLK_SEL0) */
250*4882a593Smuzhiyun writel(1 << 11 | 1 << 27, &peri_sc->clk0_sel);
251*4882a593Smuzhiyun do {
252*4882a593Smuzhiyun data = readl(&peri_sc->clk0_sel);
253*4882a593Smuzhiyun } while (!(data & (1 << 11)));
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* select MUX1 as the source of MUX2 (SC_CLK_SEL0) */
256*4882a593Smuzhiyun writel(1 << 30, &peri_sc->clk0_sel);
257*4882a593Smuzhiyun do {
258*4882a593Smuzhiyun data = readl(&peri_sc->clk0_sel);
259*4882a593Smuzhiyun } while (data & (1 << 14));
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun hi6220_clk_enable(PERI_CLK0_MMC1, &peri_sc->clk0_en);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun hi6220_clk_enable(PERI_CLK12_MMC1_SRC, &peri_sc->clk12_en);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun do {
266*4882a593Smuzhiyun /* 1.2GHz / 50 = 24MHz */
267*4882a593Smuzhiyun writel(0x31 | (1 << 7), &peri_sc->clkcfg8bit2);
268*4882a593Smuzhiyun data = readl(&peri_sc->clkcfg8bit2);
269*4882a593Smuzhiyun } while ((data & 0x31) != 0x31);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
mmc1_reset_clk(void)272*4882a593Smuzhiyun static void mmc1_reset_clk(void)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun unsigned int data;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* disable mmc1 bus clock */
277*4882a593Smuzhiyun hi6220_clk_disable(PERI_CLK0_MMC1, &peri_sc->clk0_dis);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* enable mmc1 bus clock */
280*4882a593Smuzhiyun hi6220_clk_enable(PERI_CLK0_MMC1, &peri_sc->clk0_en);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* reset mmc1 clock domain */
283*4882a593Smuzhiyun writel(PERI_RST0_MMC1, &peri_sc->rst0_en);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* bypass mmc1 clock phase */
286*4882a593Smuzhiyun data = readl(&peri_sc->ctrl2);
287*4882a593Smuzhiyun data |= 3 << 2;
288*4882a593Smuzhiyun writel(data, &peri_sc->ctrl2);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* disable low power */
291*4882a593Smuzhiyun data = readl(&peri_sc->ctrl13);
292*4882a593Smuzhiyun data |= 1 << 4;
293*4882a593Smuzhiyun writel(data, &peri_sc->ctrl13);
294*4882a593Smuzhiyun do {
295*4882a593Smuzhiyun data = readl(&peri_sc->rst0_stat);
296*4882a593Smuzhiyun } while (!(data & PERI_RST0_MMC1));
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* unreset mmc1 clock domain */
299*4882a593Smuzhiyun writel(PERI_RST0_MMC1, &peri_sc->rst0_dis);
300*4882a593Smuzhiyun do {
301*4882a593Smuzhiyun data = readl(&peri_sc->rst0_stat);
302*4882a593Smuzhiyun } while (data & PERI_RST0_MMC1);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
mmc0_reset_clk(void)305*4882a593Smuzhiyun static void mmc0_reset_clk(void)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun unsigned int data;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* disable mmc0 bus clock */
310*4882a593Smuzhiyun hi6220_clk_disable(PERI_CLK0_MMC0, &peri_sc->clk0_dis);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* enable mmc0 bus clock */
313*4882a593Smuzhiyun hi6220_clk_enable(PERI_CLK0_MMC0, &peri_sc->clk0_en);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* reset mmc0 clock domain */
316*4882a593Smuzhiyun writel(PERI_RST0_MMC0, &peri_sc->rst0_en);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* bypass mmc0 clock phase */
319*4882a593Smuzhiyun data = readl(&peri_sc->ctrl2);
320*4882a593Smuzhiyun data |= 3;
321*4882a593Smuzhiyun writel(data, &peri_sc->ctrl2);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* disable low power */
324*4882a593Smuzhiyun data = readl(&peri_sc->ctrl13);
325*4882a593Smuzhiyun data |= 1 << 3;
326*4882a593Smuzhiyun writel(data, &peri_sc->ctrl13);
327*4882a593Smuzhiyun do {
328*4882a593Smuzhiyun data = readl(&peri_sc->rst0_stat);
329*4882a593Smuzhiyun } while (!(data & PERI_RST0_MMC0));
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* unreset mmc0 clock domain */
332*4882a593Smuzhiyun writel(PERI_RST0_MMC0, &peri_sc->rst0_dis);
333*4882a593Smuzhiyun do {
334*4882a593Smuzhiyun data = readl(&peri_sc->rst0_stat);
335*4882a593Smuzhiyun } while (data & PERI_RST0_MMC0);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* PMU SSI is the IP that maps the external PMU hi6553 registers as IO */
hi6220_pmussi_init(void)340*4882a593Smuzhiyun static void hi6220_pmussi_init(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun uint32_t data;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* Take PMUSSI out of reset */
345*4882a593Smuzhiyun writel(ALWAYSON_SC_PERIPH_RST4_DIS_PRESET_PMUSSI_N,
346*4882a593Smuzhiyun &ao_sc->rst4_dis);
347*4882a593Smuzhiyun do {
348*4882a593Smuzhiyun data = readl(&ao_sc->rst4_stat);
349*4882a593Smuzhiyun } while (data & ALWAYSON_SC_PERIPH_RST4_DIS_PRESET_PMUSSI_N);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* set PMU SSI clock latency for read operation */
352*4882a593Smuzhiyun data = readl(&ao_sc->mcu_subsys_ctrl3);
353*4882a593Smuzhiyun data &= ~ALWAYSON_SC_MCU_SUBSYS_CTRL3_RCLK_MASK;
354*4882a593Smuzhiyun data |= ALWAYSON_SC_MCU_SUBSYS_CTRL3_RCLK_3;
355*4882a593Smuzhiyun writel(data, &ao_sc->mcu_subsys_ctrl3);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* enable PMUSSI clock */
358*4882a593Smuzhiyun data = ALWAYSON_SC_PERIPH_CLK5_EN_PCLK_PMUSSI_CCPU |
359*4882a593Smuzhiyun ALWAYSON_SC_PERIPH_CLK5_EN_PCLK_PMUSSI_MCU;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun hi6220_clk_enable(data, &ao_sc->clk5_en);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Output high to PMIC on PWR_HOLD_GPIO0_0 */
364*4882a593Smuzhiyun gpio_request(0, "PWR_HOLD_GPIO0_0");
365*4882a593Smuzhiyun gpio_direction_output(0, 1);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
misc_init_r(void)368*4882a593Smuzhiyun int misc_init_r(void)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
board_init(void)373*4882a593Smuzhiyun int board_init(void)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun #ifdef CONFIG_MMC
379*4882a593Smuzhiyun
init_dwmmc(void)380*4882a593Smuzhiyun static int init_dwmmc(void)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun int ret = 0;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun #ifdef CONFIG_MMC_DW
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* mmc0 pll is already configured by ATF */
387*4882a593Smuzhiyun mmc0_reset_clk();
388*4882a593Smuzhiyun ret = hi6220_pinmux_config(PERIPH_ID_SDMMC0);
389*4882a593Smuzhiyun if (ret)
390*4882a593Smuzhiyun printf("%s: Error configuring pinmux for eMMC (%d)\n"
391*4882a593Smuzhiyun , __func__, ret);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun ret |= hi6220_dwmci_add_port(0, HI6220_MMC0_BASE, 8);
394*4882a593Smuzhiyun if (ret)
395*4882a593Smuzhiyun printf("%s: Error adding eMMC port (%d)\n", __func__, ret);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* take mmc1 (sd slot) out of reset, configure clocks and pinmuxing */
399*4882a593Smuzhiyun mmc1_init_pll();
400*4882a593Smuzhiyun mmc1_reset_clk();
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun ret |= hi6220_pinmux_config(PERIPH_ID_SDMMC1);
403*4882a593Smuzhiyun if (ret)
404*4882a593Smuzhiyun printf("%s: Error configuring pinmux for eMMC (%d)\n"
405*4882a593Smuzhiyun , __func__, ret);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun config_sd_carddetect();
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun ret |= hi6220_dwmci_add_port(1, HI6220_MMC1_BASE, 4);
410*4882a593Smuzhiyun if (ret)
411*4882a593Smuzhiyun printf("%s: Error adding SD port (%d)\n", __func__, ret);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun return ret;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* setup board specific PMIC */
power_init_board(void)418*4882a593Smuzhiyun int power_init_board(void)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun /* init the hi6220 pmussi ip */
421*4882a593Smuzhiyun hi6220_pmussi_init();
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun power_hi6553_init((u8 *)HI6220_PMUSSI_BASE);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)428*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun int ret;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* add the eMMC and sd ports */
433*4882a593Smuzhiyun ret = init_dwmmc();
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (ret)
436*4882a593Smuzhiyun debug("init_dwmmc failed\n");
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return ret;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun #endif
441*4882a593Smuzhiyun
dram_init(void)442*4882a593Smuzhiyun int dram_init(void)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun gd->ram_size = PHYS_SDRAM_1_SIZE;
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
dram_init_banksize(void)448*4882a593Smuzhiyun int dram_init_banksize(void)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun /*
451*4882a593Smuzhiyun * Reserve regions below from DT memory node (which gets generated
452*4882a593Smuzhiyun * by U-Boot from the dram banks in arch_fixup_fdt() before booting
453*4882a593Smuzhiyun * the kernel. This will then match the kernel hikey dts memory node.
454*4882a593Smuzhiyun *
455*4882a593Smuzhiyun * 0x05e0,0000 - 0x05ef,ffff: MCU firmware runtime using
456*4882a593Smuzhiyun * 0x05f0,1000 - 0x05f0,1fff: Reboot reason
457*4882a593Smuzhiyun * 0x06df,f000 - 0x06df,ffff: Mailbox message data
458*4882a593Smuzhiyun * 0x0740,f000 - 0x0740,ffff: MCU firmware section
459*4882a593Smuzhiyun * 0x21f0,0000 - 0x21ff,ffff: pstore/ramoops buffer
460*4882a593Smuzhiyun * 0x3e00,0000 - 0x3fff,ffff: OP-TEE
461*4882a593Smuzhiyun */
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
464*4882a593Smuzhiyun gd->bd->bi_dram[0].size = 0x05e00000;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun gd->bd->bi_dram[1].start = 0x05f00000;
467*4882a593Smuzhiyun gd->bd->bi_dram[1].size = 0x00001000;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun gd->bd->bi_dram[2].start = 0x05f02000;
470*4882a593Smuzhiyun gd->bd->bi_dram[2].size = 0x00efd000;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun gd->bd->bi_dram[3].start = 0x06e00000;
473*4882a593Smuzhiyun gd->bd->bi_dram[3].size = 0x0060f000;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun gd->bd->bi_dram[4].start = 0x07410000;
476*4882a593Smuzhiyun gd->bd->bi_dram[4].size = 0x1aaf0000;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun gd->bd->bi_dram[5].start = 0x22000000;
479*4882a593Smuzhiyun gd->bd->bi_dram[5].size = 0x1c000000;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return 0;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
reset_cpu(ulong addr)484*4882a593Smuzhiyun void reset_cpu(ulong addr)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun writel(0x48698284, &ao_sc->stat0);
487*4882a593Smuzhiyun wfi();
488*4882a593Smuzhiyun }
489