1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2012 Calxeda, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <ahci.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define CPHY_MAP(dev, addr) ((((dev) & 0x1f) << 7) | (((addr) >> 9) & 0x7f))
12*4882a593Smuzhiyun #define CPHY_ADDR(base, dev, addr) ((base) | (((addr) & 0x1ff) << 2))
13*4882a593Smuzhiyun #define CPHY_BASE 0xfff58000
14*4882a593Smuzhiyun #define CPHY_WIDTH 0x1000
15*4882a593Smuzhiyun #define CPHY_DTE_XS 5
16*4882a593Smuzhiyun #define CPHY_MII 31
17*4882a593Smuzhiyun #define SERDES_CR_CTL 0x80a0
18*4882a593Smuzhiyun #define SERDES_CR_ADDR 0x80a1
19*4882a593Smuzhiyun #define SERDES_CR_DATA 0x80a2
20*4882a593Smuzhiyun #define CR_BUSY 0x0001
21*4882a593Smuzhiyun #define CR_START 0x0001
22*4882a593Smuzhiyun #define CR_WR_RDN 0x0002
23*4882a593Smuzhiyun #define CPHY_TX_INPUT_STS 0x2001
24*4882a593Smuzhiyun #define CPHY_RX_INPUT_STS 0x2002
25*4882a593Smuzhiyun #define CPHY_SATA_TX_OVERRIDE_BIT 0x8000
26*4882a593Smuzhiyun #define CPHY_SATA_RX_OVERRIDE_BIT 0x4000
27*4882a593Smuzhiyun #define CPHY_TX_INPUT_OVERRIDE 0x2004
28*4882a593Smuzhiyun #define CPHY_RX_INPUT_OVERRIDE 0x2005
29*4882a593Smuzhiyun #define SPHY_LANE 0x100
30*4882a593Smuzhiyun #define SPHY_HALF_RATE 0x0001
31*4882a593Smuzhiyun #define CPHY_SATA_DPLL_MODE 0x0700
32*4882a593Smuzhiyun #define CPHY_SATA_DPLL_SHIFT 8
33*4882a593Smuzhiyun #define CPHY_SATA_TX_ATTEN 0x1c00
34*4882a593Smuzhiyun #define CPHY_SATA_TX_ATTEN_SHIFT 10
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define HB_SREG_SATA_ATTEN 0xfff3cf24
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SATA_PORT_BASE 0xffe08000
39*4882a593Smuzhiyun #define SATA_VERSIONR 0xf8
40*4882a593Smuzhiyun #define SATA_HB_VERSION 0x3332302a
41*4882a593Smuzhiyun
__combo_phy_reg_read(u8 phy,u8 dev,u32 addr)42*4882a593Smuzhiyun static u32 __combo_phy_reg_read(u8 phy, u8 dev, u32 addr)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun u32 data;
45*4882a593Smuzhiyun writel(CPHY_MAP(dev, addr), CPHY_BASE + 0x800 + CPHY_WIDTH * phy);
46*4882a593Smuzhiyun data = readl(CPHY_ADDR(CPHY_BASE + CPHY_WIDTH * phy, dev, addr));
47*4882a593Smuzhiyun return data;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
__combo_phy_reg_write(u8 phy,u8 dev,u32 addr,u32 data)50*4882a593Smuzhiyun static void __combo_phy_reg_write(u8 phy, u8 dev, u32 addr, u32 data)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun writel(CPHY_MAP(dev, addr), CPHY_BASE + 0x800 + CPHY_WIDTH * phy);
53*4882a593Smuzhiyun writel(data, CPHY_ADDR(CPHY_BASE + CPHY_WIDTH * phy, dev, addr));
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
combo_phy_read(u8 phy,u32 addr)56*4882a593Smuzhiyun static u32 combo_phy_read(u8 phy, u32 addr)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun u8 dev = CPHY_DTE_XS;
59*4882a593Smuzhiyun if (phy == 5)
60*4882a593Smuzhiyun dev = CPHY_MII;
61*4882a593Smuzhiyun while (__combo_phy_reg_read(phy, dev, SERDES_CR_CTL) & CR_BUSY)
62*4882a593Smuzhiyun udelay(5);
63*4882a593Smuzhiyun __combo_phy_reg_write(phy, dev, SERDES_CR_ADDR, addr);
64*4882a593Smuzhiyun __combo_phy_reg_write(phy, dev, SERDES_CR_CTL, CR_START);
65*4882a593Smuzhiyun while (__combo_phy_reg_read(phy, dev, SERDES_CR_CTL) & CR_BUSY)
66*4882a593Smuzhiyun udelay(5);
67*4882a593Smuzhiyun return __combo_phy_reg_read(phy, dev, SERDES_CR_DATA);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
combo_phy_write(u8 phy,u32 addr,u32 data)70*4882a593Smuzhiyun static void combo_phy_write(u8 phy, u32 addr, u32 data)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun u8 dev = CPHY_DTE_XS;
73*4882a593Smuzhiyun if (phy == 5)
74*4882a593Smuzhiyun dev = CPHY_MII;
75*4882a593Smuzhiyun while (__combo_phy_reg_read(phy, dev, SERDES_CR_CTL) & CR_BUSY)
76*4882a593Smuzhiyun udelay(5);
77*4882a593Smuzhiyun __combo_phy_reg_write(phy, dev, SERDES_CR_ADDR, addr);
78*4882a593Smuzhiyun __combo_phy_reg_write(phy, dev, SERDES_CR_DATA, data);
79*4882a593Smuzhiyun __combo_phy_reg_write(phy, dev, SERDES_CR_CTL, CR_WR_RDN | CR_START);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
cphy_spread_spectrum_override(u8 phy,u8 lane,u32 val)82*4882a593Smuzhiyun static void cphy_spread_spectrum_override(u8 phy, u8 lane, u32 val)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun u32 tmp;
85*4882a593Smuzhiyun tmp = combo_phy_read(phy, CPHY_RX_INPUT_STS + lane * SPHY_LANE);
86*4882a593Smuzhiyun tmp &= ~CPHY_SATA_RX_OVERRIDE_BIT;
87*4882a593Smuzhiyun combo_phy_write(phy, CPHY_RX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun tmp |= CPHY_SATA_RX_OVERRIDE_BIT;
90*4882a593Smuzhiyun combo_phy_write(phy, CPHY_RX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun tmp &= ~CPHY_SATA_DPLL_MODE;
93*4882a593Smuzhiyun tmp |= (val << CPHY_SATA_DPLL_SHIFT) & CPHY_SATA_DPLL_MODE;
94*4882a593Smuzhiyun combo_phy_write(phy, CPHY_RX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
cphy_tx_attenuation_override(u8 phy,u8 lane)97*4882a593Smuzhiyun static void cphy_tx_attenuation_override(u8 phy, u8 lane)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun u32 val;
100*4882a593Smuzhiyun u32 tmp;
101*4882a593Smuzhiyun u8 shift;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun shift = ((phy == 5) ? 4 : lane) * 4;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun val = (readl(HB_SREG_SATA_ATTEN) >> shift) & 0xf;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (val & 0x8)
108*4882a593Smuzhiyun return;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun tmp = combo_phy_read(phy, CPHY_TX_INPUT_STS + lane * SPHY_LANE);
111*4882a593Smuzhiyun tmp &= ~CPHY_SATA_TX_OVERRIDE_BIT;
112*4882a593Smuzhiyun combo_phy_write(phy, CPHY_TX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun tmp |= CPHY_SATA_TX_OVERRIDE_BIT;
115*4882a593Smuzhiyun combo_phy_write(phy, CPHY_TX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun tmp |= (val << CPHY_SATA_TX_ATTEN_SHIFT) & CPHY_SATA_TX_ATTEN;
118*4882a593Smuzhiyun combo_phy_write(phy, CPHY_TX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
cphy_disable_port_overrides(u8 port)121*4882a593Smuzhiyun static void cphy_disable_port_overrides(u8 port)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun u32 tmp;
124*4882a593Smuzhiyun u8 lane = 0, phy = 0;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (port == 0)
127*4882a593Smuzhiyun phy = 5;
128*4882a593Smuzhiyun else if (port < 5)
129*4882a593Smuzhiyun lane = port - 1;
130*4882a593Smuzhiyun else
131*4882a593Smuzhiyun return;
132*4882a593Smuzhiyun tmp = combo_phy_read(phy, CPHY_RX_INPUT_STS + lane * SPHY_LANE);
133*4882a593Smuzhiyun tmp &= ~CPHY_SATA_RX_OVERRIDE_BIT;
134*4882a593Smuzhiyun combo_phy_write(phy, CPHY_RX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun tmp = combo_phy_read(phy, CPHY_TX_INPUT_OVERRIDE + lane * SPHY_LANE);
137*4882a593Smuzhiyun tmp &= ~CPHY_SATA_TX_OVERRIDE_BIT;
138*4882a593Smuzhiyun combo_phy_write(phy, CPHY_TX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
cphy_disable_overrides(void)141*4882a593Smuzhiyun void cphy_disable_overrides(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun int i;
144*4882a593Smuzhiyun u32 port_map;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun port_map = readl(0xffe08000 + HOST_PORTS_IMPL);
147*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
148*4882a593Smuzhiyun if (port_map & (1 << i))
149*4882a593Smuzhiyun cphy_disable_port_overrides(i);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
cphy_override_lane(u8 port)153*4882a593Smuzhiyun static void cphy_override_lane(u8 port)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun u32 tmp, k = 0;
156*4882a593Smuzhiyun u8 lane = 0, phy = 0;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (port == 0)
159*4882a593Smuzhiyun phy = 5;
160*4882a593Smuzhiyun else if (port < 5)
161*4882a593Smuzhiyun lane = port - 1;
162*4882a593Smuzhiyun else
163*4882a593Smuzhiyun return;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun do {
166*4882a593Smuzhiyun tmp = combo_phy_read(0, CPHY_RX_INPUT_STS +
167*4882a593Smuzhiyun lane * SPHY_LANE);
168*4882a593Smuzhiyun } while ((tmp & SPHY_HALF_RATE) && (k++ < 1000));
169*4882a593Smuzhiyun cphy_spread_spectrum_override(phy, lane, 3);
170*4882a593Smuzhiyun cphy_tx_attenuation_override(phy, lane);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define WAIT_MS_LINKUP 4
174*4882a593Smuzhiyun
ahci_link_up(struct ahci_uc_priv * probe_ent,int port)175*4882a593Smuzhiyun int ahci_link_up(struct ahci_uc_priv *probe_ent, int port)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun u32 tmp;
178*4882a593Smuzhiyun int j = 0;
179*4882a593Smuzhiyun u8 *port_mmio = (u8 *)probe_ent->port[port].port_mmio;
180*4882a593Smuzhiyun u32 is_highbank = readl(SATA_PORT_BASE + SATA_VERSIONR) ==
181*4882a593Smuzhiyun SATA_HB_VERSION ? 1 : 0;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* Bring up SATA link.
184*4882a593Smuzhiyun * SATA link bringup time is usually less than 1 ms; only very
185*4882a593Smuzhiyun * rarely has it taken between 1-2 ms. Never seen it above 2 ms.
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun while (j < WAIT_MS_LINKUP) {
188*4882a593Smuzhiyun if (is_highbank && (j == 0)) {
189*4882a593Smuzhiyun cphy_disable_port_overrides(port);
190*4882a593Smuzhiyun writel(0x301, port_mmio + PORT_SCR_CTL);
191*4882a593Smuzhiyun udelay(1000);
192*4882a593Smuzhiyun writel(0x300, port_mmio + PORT_SCR_CTL);
193*4882a593Smuzhiyun udelay(1000);
194*4882a593Smuzhiyun cphy_override_lane(port);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun tmp = readl(port_mmio + PORT_SCR_STAT);
198*4882a593Smuzhiyun if ((tmp & 0xf) == 0x3)
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun udelay(1000);
201*4882a593Smuzhiyun j++;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if ((j == WAIT_MS_LINKUP) && (tmp & 0xf))
204*4882a593Smuzhiyun j = 0; /* retry phy reset */
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun return 1;
207*4882a593Smuzhiyun }
208