xref: /OK3568_Linux_fs/u-boot/board/gumstix/pepper/board.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Board functions for Gumstix Pepper and AM335x-based boards
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2014, Gumstix, Incorporated - http://www.gumstix.com/
5*4882a593Smuzhiyun  * Based on board/ti/am335x/board.c from Texas Instruments, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <spl.h>
13*4882a593Smuzhiyun #include <asm/arch/cpu.h>
14*4882a593Smuzhiyun #include <asm/arch/hardware.h>
15*4882a593Smuzhiyun #include <asm/arch/omap.h>
16*4882a593Smuzhiyun #include <asm/arch/ddr_defs.h>
17*4882a593Smuzhiyun #include <asm/arch/clock.h>
18*4882a593Smuzhiyun #include <asm/arch/gpio.h>
19*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
20*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
21*4882a593Smuzhiyun #include <asm/arch/mem.h>
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <asm/emif.h>
24*4882a593Smuzhiyun #include <asm/gpio.h>
25*4882a593Smuzhiyun #include <i2c.h>
26*4882a593Smuzhiyun #include <miiphy.h>
27*4882a593Smuzhiyun #include <cpsw.h>
28*4882a593Smuzhiyun #include <power/tps65217.h>
29*4882a593Smuzhiyun #include <environment.h>
30*4882a593Smuzhiyun #include <watchdog.h>
31*4882a593Smuzhiyun #include "board.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
36*4882a593Smuzhiyun #define OSC	(V_OSCK/1000000)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const struct ddr_data ddr3_data = {
39*4882a593Smuzhiyun 	.datardsratio0 = MT41K256M16HA125E_RD_DQS,
40*4882a593Smuzhiyun 	.datawdsratio0 = MT41K256M16HA125E_WR_DQS,
41*4882a593Smuzhiyun 	.datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
42*4882a593Smuzhiyun 	.datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static const struct cmd_control ddr3_cmd_ctrl_data = {
46*4882a593Smuzhiyun 	.cmd0csratio = MT41K256M16HA125E_RATIO,
47*4882a593Smuzhiyun 	.cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	.cmd1csratio = MT41K256M16HA125E_RATIO,
50*4882a593Smuzhiyun 	.cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	.cmd2csratio = MT41K256M16HA125E_RATIO,
53*4882a593Smuzhiyun 	.cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static struct emif_regs ddr3_emif_reg_data = {
57*4882a593Smuzhiyun 	.sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
58*4882a593Smuzhiyun 	.ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
59*4882a593Smuzhiyun 	.sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
60*4882a593Smuzhiyun 	.sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
61*4882a593Smuzhiyun 	.sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
62*4882a593Smuzhiyun 	.zq_config = MT41K256M16HA125E_ZQ_CFG,
63*4882a593Smuzhiyun 	.emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun const struct dpll_params dpll_ddr3 = {400, OSC-1, 1, -1, -1, -1, -1};
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun const struct ctrl_ioregs ioregs_ddr3 = {
69*4882a593Smuzhiyun 	.cm0ioctl               = MT41K256M16HA125E_IOCTRL_VALUE,
70*4882a593Smuzhiyun 	.cm1ioctl               = MT41K256M16HA125E_IOCTRL_VALUE,
71*4882a593Smuzhiyun 	.cm2ioctl               = MT41K256M16HA125E_IOCTRL_VALUE,
72*4882a593Smuzhiyun 	.dt0ioctl               = MT41K256M16HA125E_IOCTRL_VALUE,
73*4882a593Smuzhiyun 	.dt1ioctl               = MT41K256M16HA125E_IOCTRL_VALUE,
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static const struct ddr_data ddr2_data = {
77*4882a593Smuzhiyun 	.datardsratio0 = MT47H128M16RT25E_RD_DQS,
78*4882a593Smuzhiyun 	.datafwsratio0 = MT47H128M16RT25E_PHY_FIFO_WE,
79*4882a593Smuzhiyun 	.datawrsratio0 = MT47H128M16RT25E_PHY_WR_DATA,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static const struct cmd_control ddr2_cmd_ctrl_data = {
83*4882a593Smuzhiyun 	.cmd0csratio = MT47H128M16RT25E_RATIO,
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	.cmd1csratio = MT47H128M16RT25E_RATIO,
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	.cmd2csratio = MT47H128M16RT25E_RATIO,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const struct emif_regs ddr2_emif_reg_data = {
91*4882a593Smuzhiyun 	.sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
92*4882a593Smuzhiyun 	.ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
93*4882a593Smuzhiyun 	.sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
94*4882a593Smuzhiyun 	.sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
95*4882a593Smuzhiyun 	.sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
96*4882a593Smuzhiyun 	.emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun const struct dpll_params dpll_ddr2 = {266, OSC-1, 1, -1, -1, -1, -1};
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun const struct ctrl_ioregs ioregs_ddr2 = {
102*4882a593Smuzhiyun 	.cm0ioctl		= MT47H128M16RT25E_IOCTRL_VALUE,
103*4882a593Smuzhiyun 	.cm1ioctl		= MT47H128M16RT25E_IOCTRL_VALUE,
104*4882a593Smuzhiyun 	.cm2ioctl		= MT47H128M16RT25E_IOCTRL_VALUE,
105*4882a593Smuzhiyun 	.dt0ioctl		= MT47H128M16RT25E_IOCTRL_VALUE,
106*4882a593Smuzhiyun 	.dt1ioctl		= MT47H128M16RT25E_IOCTRL_VALUE,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
read_eeprom(struct pepper_board_id * header)109*4882a593Smuzhiyun static int read_eeprom(struct pepper_board_id *header)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
112*4882a593Smuzhiyun 		return -ENODEV;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1, (uchar *)header,
116*4882a593Smuzhiyun 		sizeof(struct pepper_board_id))) {
117*4882a593Smuzhiyun 		return -EIO;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
get_dpll_ddr_params(void)123*4882a593Smuzhiyun const struct dpll_params *get_dpll_ddr_params(void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	struct pepper_board_id header;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	enable_i2c0_pin_mux();
128*4882a593Smuzhiyun 	i2c_set_bus_num(0);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (read_eeprom(&header) < 0)
131*4882a593Smuzhiyun 		return &dpll_ddr3;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	switch (header.device_vendor) {
134*4882a593Smuzhiyun 	case GUMSTIX_PEPPER:
135*4882a593Smuzhiyun 		return &dpll_ddr2;
136*4882a593Smuzhiyun 	case GUMSTIX_PEPPER_DVI:
137*4882a593Smuzhiyun 		return &dpll_ddr3;
138*4882a593Smuzhiyun 	default:
139*4882a593Smuzhiyun 		return &dpll_ddr3;
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
sdram_init(void)143*4882a593Smuzhiyun void sdram_init(void)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	const struct dpll_params *dpll = get_dpll_ddr_params();
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/*
148*4882a593Smuzhiyun 	 * Here we are assuming PLL clock reveals the type of RAM.
149*4882a593Smuzhiyun 	 * DDR2 = 266
150*4882a593Smuzhiyun 	 * DDR3 = 400
151*4882a593Smuzhiyun 	 * Note that DDR3 is the default.
152*4882a593Smuzhiyun 	 */
153*4882a593Smuzhiyun 	if (dpll->m == 266) {
154*4882a593Smuzhiyun 		config_ddr(dpll->m, &ioregs_ddr2, &ddr2_data,
155*4882a593Smuzhiyun 			&ddr2_cmd_ctrl_data, &ddr2_emif_reg_data, 0);
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 	else if (dpll->m == 400) {
158*4882a593Smuzhiyun 		config_ddr(dpll->m, &ioregs_ddr3, &ddr3_data,
159*4882a593Smuzhiyun 			&ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0);
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)164*4882a593Smuzhiyun int spl_start_uboot(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	/* break into full u-boot on 'c' */
167*4882a593Smuzhiyun 	return serial_tstc() && serial_getc() == 'c';
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun #endif
170*4882a593Smuzhiyun 
set_uart_mux_conf(void)171*4882a593Smuzhiyun void set_uart_mux_conf(void)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	enable_uart0_pin_mux();
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
set_mux_conf_regs(void)176*4882a593Smuzhiyun void set_mux_conf_regs(void)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	enable_board_pin_mux();
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #endif
183*4882a593Smuzhiyun 
board_init(void)184*4882a593Smuzhiyun int board_init(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun #if defined(CONFIG_HW_WATCHDOG)
187*4882a593Smuzhiyun 	hw_watchdog_init();
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
191*4882a593Smuzhiyun 	gpmc_init();
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
197*4882a593Smuzhiyun 	(defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
198*4882a593Smuzhiyun static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
199*4882a593Smuzhiyun 
cpsw_control(int enabled)200*4882a593Smuzhiyun static void cpsw_control(int enabled)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	/* VTP can be added here */
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static struct cpsw_slave_data cpsw_slaves[] = {
208*4882a593Smuzhiyun 	{
209*4882a593Smuzhiyun 		.slave_reg_ofs	= 0x208,
210*4882a593Smuzhiyun 		.sliver_reg_ofs	= 0xd80,
211*4882a593Smuzhiyun 		.phy_addr	= 0,
212*4882a593Smuzhiyun 		.phy_if		= PHY_INTERFACE_MODE_RGMII,
213*4882a593Smuzhiyun 	},
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static struct cpsw_platform_data cpsw_data = {
217*4882a593Smuzhiyun 	.mdio_base		= CPSW_MDIO_BASE,
218*4882a593Smuzhiyun 	.cpsw_base		= CPSW_BASE,
219*4882a593Smuzhiyun 	.mdio_div		= 0xff,
220*4882a593Smuzhiyun 	.channels		= 8,
221*4882a593Smuzhiyun 	.cpdma_reg_ofs		= 0x800,
222*4882a593Smuzhiyun 	.slaves			= 1,
223*4882a593Smuzhiyun 	.slave_data		= cpsw_slaves,
224*4882a593Smuzhiyun 	.ale_reg_ofs		= 0xd00,
225*4882a593Smuzhiyun 	.ale_entries		= 1024,
226*4882a593Smuzhiyun 	.host_port_reg_ofs	= 0x108,
227*4882a593Smuzhiyun 	.hw_stats_reg_ofs	= 0x900,
228*4882a593Smuzhiyun 	.bd_ram_ofs		= 0x2000,
229*4882a593Smuzhiyun 	.mac_control		= (1 << 5),
230*4882a593Smuzhiyun 	.control		= cpsw_control,
231*4882a593Smuzhiyun 	.host_port_num		= 0,
232*4882a593Smuzhiyun 	.version		= CPSW_CTRL_VERSION_2,
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)235*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	int rv, n = 0;
238*4882a593Smuzhiyun 	uint8_t mac_addr[6];
239*4882a593Smuzhiyun 	uint32_t mac_hi, mac_lo;
240*4882a593Smuzhiyun 	const char *devname;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (!eth_env_get_enetaddr("ethaddr", mac_addr)) {
243*4882a593Smuzhiyun 		/* try reading mac address from efuse */
244*4882a593Smuzhiyun 		mac_lo = readl(&cdev->macid0l);
245*4882a593Smuzhiyun 		mac_hi = readl(&cdev->macid0h);
246*4882a593Smuzhiyun 		mac_addr[0] = mac_hi & 0xFF;
247*4882a593Smuzhiyun 		mac_addr[1] = (mac_hi & 0xFF00) >> 8;
248*4882a593Smuzhiyun 		mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
249*4882a593Smuzhiyun 		mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
250*4882a593Smuzhiyun 		mac_addr[4] = mac_lo & 0xFF;
251*4882a593Smuzhiyun 		mac_addr[5] = (mac_lo & 0xFF00) >> 8;
252*4882a593Smuzhiyun 		if (is_valid_ethaddr(mac_addr))
253*4882a593Smuzhiyun 			eth_env_set_enetaddr("ethaddr", mac_addr);
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	writel((RGMII_MODE_ENABLE | RGMII_INT_DELAY), &cdev->miisel);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	rv = cpsw_register(&cpsw_data);
259*4882a593Smuzhiyun 	if (rv < 0)
260*4882a593Smuzhiyun 		printf("Error %d registering CPSW switch\n", rv);
261*4882a593Smuzhiyun 	else
262*4882a593Smuzhiyun 		n += rv;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/*
265*4882a593Smuzhiyun 	 *
266*4882a593Smuzhiyun 	 * CPSW RGMII Internal Delay Mode is not supported in all PVT
267*4882a593Smuzhiyun 	 * operating points.  So we must set the TX clock delay feature
268*4882a593Smuzhiyun 	 * in the KSZ9021 PHY.  Since we only support a single ethernet
269*4882a593Smuzhiyun 	 * device in U-Boot, we only do this for the current instance.
270*4882a593Smuzhiyun 	 */
271*4882a593Smuzhiyun 	devname = miiphy_get_current_dev();
272*4882a593Smuzhiyun 	/* max rx/tx clock delay, min rx/tx control delay */
273*4882a593Smuzhiyun 	miiphy_write(devname, 0x0, 0x0b, 0x8104);
274*4882a593Smuzhiyun 	miiphy_write(devname, 0x0, 0xc, 0xa0a0);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* min rx data delay */
277*4882a593Smuzhiyun 	miiphy_write(devname, 0x0, 0x0b, 0x8105);
278*4882a593Smuzhiyun 	miiphy_write(devname, 0x0, 0x0c, 0x0000);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* min tx data delay */
281*4882a593Smuzhiyun 	miiphy_write(devname, 0x0, 0x0b, 0x8106);
282*4882a593Smuzhiyun 	miiphy_write(devname, 0x0, 0x0c, 0x0000);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	return n;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun #endif
287