1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2013
3*4882a593Smuzhiyun * Gumstix Inc. <www.gumstix.com>
4*4882a593Smuzhiyun * Maintainer: Ash Charles <ash@gumstix.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <netdev.h>
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
12*4882a593Smuzhiyun #include <twl6030.h>
13*4882a593Smuzhiyun #include <asm/emif.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/gpio.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/mach-types.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "duovero_mux_data.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define WIFI_EN 43
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
24*4882a593Smuzhiyun #define SMSC_NRESET 45
25*4882a593Smuzhiyun static void setup_net_chip(void);
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD
29*4882a593Smuzhiyun #include <usb.h>
30*4882a593Smuzhiyun #include <asm/arch/ehci.h>
31*4882a593Smuzhiyun #include <asm/ehci-omap.h>
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun const struct omap_sysinfo sysinfo = {
37*4882a593Smuzhiyun "Board: duovero\n"
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct omap4_scrm_regs *const scrm = (struct omap4_scrm_regs *)0x4a30a000;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /**
43*4882a593Smuzhiyun * @brief board_init
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun * @return 0
46*4882a593Smuzhiyun */
board_init(void)47*4882a593Smuzhiyun int board_init(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun gpmc_init();
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_DUOVERO;
52*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun return 0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /**
58*4882a593Smuzhiyun * @brief misc_init_r - Configure board specific configurations
59*4882a593Smuzhiyun * such as power configurations, ethernet initialization as phase2 of
60*4882a593Smuzhiyun * boot sequence
61*4882a593Smuzhiyun *
62*4882a593Smuzhiyun * @return 0
63*4882a593Smuzhiyun */
misc_init_r(void)64*4882a593Smuzhiyun int misc_init_r(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun int ret = 0;
67*4882a593Smuzhiyun u8 val;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* wifi setup: first enable 32Khz clock from 6030 pmic */
70*4882a593Smuzhiyun val = 0xe1;
71*4882a593Smuzhiyun ret = i2c_write(TWL6030_CHIP_PM, 0xbe, 1, &val, 1);
72*4882a593Smuzhiyun if (ret)
73*4882a593Smuzhiyun printf("Failed to enable 32Khz clock to wifi module\n");
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* then setup WIFI_EN as an output pin and send reset pulse */
76*4882a593Smuzhiyun if (!gpio_request(WIFI_EN, "")) {
77*4882a593Smuzhiyun gpio_direction_output(WIFI_EN, 0);
78*4882a593Smuzhiyun gpio_set_value(WIFI_EN, 1);
79*4882a593Smuzhiyun udelay(1);
80*4882a593Smuzhiyun gpio_set_value(WIFI_EN, 0);
81*4882a593Smuzhiyun udelay(1);
82*4882a593Smuzhiyun gpio_set_value(WIFI_EN, 1);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
86*4882a593Smuzhiyun setup_net_chip();
87*4882a593Smuzhiyun #endif
88*4882a593Smuzhiyun return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
set_muxconf_regs(void)91*4882a593Smuzhiyun void set_muxconf_regs(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun do_set_mux((*ctrl)->control_padconf_core_base,
94*4882a593Smuzhiyun core_padconf_array_essential,
95*4882a593Smuzhiyun sizeof(core_padconf_array_essential) /
96*4882a593Smuzhiyun sizeof(struct pad_conf_entry));
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun do_set_mux((*ctrl)->control_padconf_wkup_base,
99*4882a593Smuzhiyun wkup_padconf_array_essential,
100*4882a593Smuzhiyun sizeof(wkup_padconf_array_essential) /
101*4882a593Smuzhiyun sizeof(struct pad_conf_entry));
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun do_set_mux((*ctrl)->control_padconf_core_base,
104*4882a593Smuzhiyun core_padconf_array_non_essential,
105*4882a593Smuzhiyun sizeof(core_padconf_array_non_essential) /
106*4882a593Smuzhiyun sizeof(struct pad_conf_entry));
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun do_set_mux((*ctrl)->control_padconf_wkup_base,
109*4882a593Smuzhiyun wkup_padconf_array_non_essential,
110*4882a593Smuzhiyun sizeof(wkup_padconf_array_non_essential) /
111*4882a593Smuzhiyun sizeof(struct pad_conf_entry));
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #if defined(CONFIG_MMC)
board_mmc_init(bd_t * bis)115*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun return omap_mmc_init(0, 0, 0, -1, -1);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
board_mmc_power_init(void)121*4882a593Smuzhiyun void board_mmc_power_init(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun twl6030_power_mmc_init(0);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define GPMC_SIZE_16M 0xF
131*4882a593Smuzhiyun #define GPMC_BASEADDR_MASK 0x3F
132*4882a593Smuzhiyun #define GPMC_CS_ENABLE 0x1
133*4882a593Smuzhiyun
enable_gpmc_net_config(const u32 * gpmc_config,const struct gpmc_cs * cs,u32 base,u32 size)134*4882a593Smuzhiyun static void enable_gpmc_net_config(const u32 *gpmc_config, const struct gpmc_cs *cs,
135*4882a593Smuzhiyun u32 base, u32 size)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun writel(0, &cs->config7);
138*4882a593Smuzhiyun sdelay(1000);
139*4882a593Smuzhiyun /* Delay for settling */
140*4882a593Smuzhiyun writel(gpmc_config[0], &cs->config1);
141*4882a593Smuzhiyun writel(gpmc_config[1], &cs->config2);
142*4882a593Smuzhiyun writel(gpmc_config[2], &cs->config3);
143*4882a593Smuzhiyun writel(gpmc_config[3], &cs->config4);
144*4882a593Smuzhiyun writel(gpmc_config[4], &cs->config5);
145*4882a593Smuzhiyun writel(gpmc_config[5], &cs->config6);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun * Enable the config. size is the CS size and goes in
149*4882a593Smuzhiyun * bits 11:8. We set bit 6 to enable this CS and the base
150*4882a593Smuzhiyun * address goes into bits 5:0.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun writel((size << 8) | (GPMC_CS_ENABLE << 6) |
153*4882a593Smuzhiyun ((base >> 24) & GPMC_BASEADDR_MASK),
154*4882a593Smuzhiyun &cs->config7);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun sdelay(2000);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* GPMC CS configuration for an SMSC LAN9221 ethernet controller */
160*4882a593Smuzhiyun #define NET_LAN9221_GPMC_CONFIG1 0x2a001203
161*4882a593Smuzhiyun #define NET_LAN9221_GPMC_CONFIG2 0x000a0a02
162*4882a593Smuzhiyun #define NET_LAN9221_GPMC_CONFIG3 0x00020200
163*4882a593Smuzhiyun #define NET_LAN9221_GPMC_CONFIG4 0x0a030a03
164*4882a593Smuzhiyun #define NET_LAN9221_GPMC_CONFIG5 0x000a0a0a
165*4882a593Smuzhiyun #define NET_LAN9221_GPMC_CONFIG6 0x8a070707
166*4882a593Smuzhiyun #define NET_LAN9221_GPMC_CONFIG7 0x00000f6c
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* GPMC definitions for LAN9221 chips on expansion boards */
169*4882a593Smuzhiyun static const u32 gpmc_lan_config[] = {
170*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG1,
171*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG2,
172*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG3,
173*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG4,
174*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG5,
175*4882a593Smuzhiyun NET_LAN9221_GPMC_CONFIG6,
176*4882a593Smuzhiyun /*CONFIG7- computed as params */
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun * Routine: setup_net_chip
181*4882a593Smuzhiyun * Description: Setting up the configuration GPMC registers specific to the
182*4882a593Smuzhiyun * Ethernet hardware.
183*4882a593Smuzhiyun */
setup_net_chip(void)184*4882a593Smuzhiyun static void setup_net_chip(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun enable_gpmc_net_config(gpmc_lan_config, &gpmc_cfg->cs[5], 0x2C000000,
187*4882a593Smuzhiyun GPMC_SIZE_16M);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Make GPIO SMSC_NRESET as output pin and send reset pulse */
190*4882a593Smuzhiyun if (!gpio_request(SMSC_NRESET, "")) {
191*4882a593Smuzhiyun gpio_direction_output(SMSC_NRESET, 0);
192*4882a593Smuzhiyun gpio_set_value(SMSC_NRESET, 1);
193*4882a593Smuzhiyun udelay(1);
194*4882a593Smuzhiyun gpio_set_value(SMSC_NRESET, 0);
195*4882a593Smuzhiyun udelay(1);
196*4882a593Smuzhiyun gpio_set_value(SMSC_NRESET, 1);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun #endif
200*4882a593Smuzhiyun
board_eth_init(bd_t * bis)201*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun int rc = 0;
204*4882a593Smuzhiyun #ifdef CONFIG_SMC911X
205*4882a593Smuzhiyun rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
206*4882a593Smuzhiyun #endif
207*4882a593Smuzhiyun return rc;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static struct omap_usbhs_board_data usbhs_bdata = {
213*4882a593Smuzhiyun .port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
214*4882a593Smuzhiyun .port_mode[1] = OMAP_USBHS_PORT_MODE_UNUSED,
215*4882a593Smuzhiyun .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)218*4882a593Smuzhiyun int ehci_hcd_init(int index, enum usb_init_type init,
219*4882a593Smuzhiyun struct ehci_hccr **hccr, struct ehci_hcor **hcor)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun int ret;
222*4882a593Smuzhiyun unsigned int utmi_clk;
223*4882a593Smuzhiyun u32 auxclk, altclksrc;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Now we can enable our port clocks */
226*4882a593Smuzhiyun utmi_clk = readl((void *)CM_L3INIT_HSUSBHOST_CLKCTRL);
227*4882a593Smuzhiyun utmi_clk |= HSUSBHOST_CLKCTRL_CLKSEL_UTMI_P1_MASK;
228*4882a593Smuzhiyun setbits_le32((void *)CM_L3INIT_HSUSBHOST_CLKCTRL, utmi_clk);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun auxclk = readl(&scrm->auxclk3);
231*4882a593Smuzhiyun /* Select sys_clk */
232*4882a593Smuzhiyun auxclk &= ~AUXCLK_SRCSELECT_MASK;
233*4882a593Smuzhiyun auxclk |= AUXCLK_SRCSELECT_SYS_CLK << AUXCLK_SRCSELECT_SHIFT;
234*4882a593Smuzhiyun /* Set the divisor to 2 */
235*4882a593Smuzhiyun auxclk &= ~AUXCLK_CLKDIV_MASK;
236*4882a593Smuzhiyun auxclk |= AUXCLK_CLKDIV_2 << AUXCLK_CLKDIV_SHIFT;
237*4882a593Smuzhiyun /* Request auxilary clock #3 */
238*4882a593Smuzhiyun auxclk |= AUXCLK_ENABLE_MASK;
239*4882a593Smuzhiyun writel(auxclk, &scrm->auxclk3);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun altclksrc = readl(&scrm->altclksrc);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Activate alternate system clock supplier */
244*4882a593Smuzhiyun altclksrc &= ~ALTCLKSRC_MODE_MASK;
245*4882a593Smuzhiyun altclksrc |= ALTCLKSRC_MODE_ACTIVE;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* enable clocks */
248*4882a593Smuzhiyun altclksrc |= ALTCLKSRC_ENABLE_INT_MASK | ALTCLKSRC_ENABLE_EXT_MASK;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun writel(altclksrc, &scrm->altclksrc);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun ret = omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
253*4882a593Smuzhiyun if (ret < 0)
254*4882a593Smuzhiyun return ret;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
ehci_hcd_stop(int index)259*4882a593Smuzhiyun int ehci_hcd_stop(int index)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun return omap_ehci_hcd_stop();
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun #endif
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun * get_board_rev() - get board revision
267*4882a593Smuzhiyun */
get_board_rev(void)268*4882a593Smuzhiyun u32 get_board_rev(void)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun return 0x20;
271*4882a593Smuzhiyun }
272