xref: /OK3568_Linux_fs/u-boot/board/grinn/chiliboard/board.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
3*4882a593Smuzhiyun  * Copyright (C) 2017, Grinn - http://grinn-global.com/
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/arch/chilisom.h>
10*4882a593Smuzhiyun #include <asm/arch/cpu.h>
11*4882a593Smuzhiyun #include <asm/arch/hardware.h>
12*4882a593Smuzhiyun #include <asm/arch/omap.h>
13*4882a593Smuzhiyun #include <asm/arch/mem.h>
14*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
15*4882a593Smuzhiyun #include <asm/arch/mux.h>
16*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
17*4882a593Smuzhiyun #include <asm/emif.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <cpsw.h>
20*4882a593Smuzhiyun #include <environment.h>
21*4882a593Smuzhiyun #include <errno.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <serial.h>
24*4882a593Smuzhiyun #include <spl.h>
25*4882a593Smuzhiyun #include <watchdog.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static __maybe_unused struct ctrl_dev *cdev =
30*4882a593Smuzhiyun 	(struct ctrl_dev *)CTRL_DEVICE_BASE;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #ifndef CONFIG_SKIP_LOWLEVEL_INIT
33*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
34*4882a593Smuzhiyun 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART0_RXD */
35*4882a593Smuzhiyun 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},		/* UART0_TXD */
36*4882a593Smuzhiyun 	{-1},
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static struct module_pin_mux mmc0_pin_mux[] = {
40*4882a593Smuzhiyun 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT3 */
41*4882a593Smuzhiyun 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT2 */
42*4882a593Smuzhiyun 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT1 */
43*4882a593Smuzhiyun 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT0 */
44*4882a593Smuzhiyun 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CLK */
45*4882a593Smuzhiyun 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CMD */
46*4882a593Smuzhiyun 	{-1},
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static struct module_pin_mux rmii1_pin_mux[] = {
50*4882a593Smuzhiyun 	{OFFSET(mii1_crs), MODE(1) | RXACTIVE},		/* RMII1_CRS */
51*4882a593Smuzhiyun 	{OFFSET(mii1_rxerr), MODE(1) | RXACTIVE},	/* RMII1_RXERR */
52*4882a593Smuzhiyun 	{OFFSET(mii1_txen), MODE(1)},			/* RMII1_TXEN */
53*4882a593Smuzhiyun 	{OFFSET(mii1_txd1), MODE(1)},			/* RMII1_TXD1 */
54*4882a593Smuzhiyun 	{OFFSET(mii1_txd0), MODE(1)},			/* RMII1_TXD0 */
55*4882a593Smuzhiyun 	{OFFSET(mii1_rxd1), MODE(1) | RXACTIVE},	/* RMII1_RXD1 */
56*4882a593Smuzhiyun 	{OFFSET(mii1_rxd0), MODE(1) | RXACTIVE},	/* RMII1_RXD0 */
57*4882a593Smuzhiyun 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
58*4882a593Smuzhiyun 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},	/* MDIO_CLK */
59*4882a593Smuzhiyun 	{OFFSET(rmii1_refclk), MODE(0) | RXACTIVE},	/* RMII1_REFCLK */
60*4882a593Smuzhiyun 	{-1},
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
enable_board_pin_mux(void)63*4882a593Smuzhiyun static void enable_board_pin_mux(void)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	chilisom_enable_pin_mux();
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* chiliboard pinmux */
68*4882a593Smuzhiyun 	configure_module_pin_mux(rmii1_pin_mux);
69*4882a593Smuzhiyun 	configure_module_pin_mux(mmc0_pin_mux);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #ifndef CONFIG_DM_SERIAL
default_serial_console(void)74*4882a593Smuzhiyun struct serial_device *default_serial_console(void)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	return &eserial1_device;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #ifndef CONFIG_SKIP_LOWLEVEL_INIT
set_uart_mux_conf(void)81*4882a593Smuzhiyun void set_uart_mux_conf(void)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	configure_module_pin_mux(uart0_pin_mux);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
set_mux_conf_regs(void)86*4882a593Smuzhiyun void set_mux_conf_regs(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	enable_board_pin_mux();
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
am33xx_spl_board_init(void)91*4882a593Smuzhiyun void am33xx_spl_board_init(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	chilisom_spl_board_init();
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun  * Basic board specific setup.  Pinmux has been handled already.
99*4882a593Smuzhiyun  */
board_init(void)100*4882a593Smuzhiyun int board_init(void)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun #if defined(CONFIG_HW_WATCHDOG)
103*4882a593Smuzhiyun 	hw_watchdog_init();
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
107*4882a593Smuzhiyun 	gpmc_init();
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)113*4882a593Smuzhiyun int board_late_init(void)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
116*4882a593Smuzhiyun 	uint8_t mac_addr[6];
117*4882a593Smuzhiyun 	uint32_t mac_hi, mac_lo;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* try reading mac address from efuse */
120*4882a593Smuzhiyun 	mac_lo = readl(&cdev->macid0l);
121*4882a593Smuzhiyun 	mac_hi = readl(&cdev->macid0h);
122*4882a593Smuzhiyun 	mac_addr[0] = mac_hi & 0xFF;
123*4882a593Smuzhiyun 	mac_addr[1] = (mac_hi & 0xFF00) >> 8;
124*4882a593Smuzhiyun 	mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
125*4882a593Smuzhiyun 	mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
126*4882a593Smuzhiyun 	mac_addr[4] = mac_lo & 0xFF;
127*4882a593Smuzhiyun 	mac_addr[5] = (mac_lo & 0xFF00) >> 8;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (!env_get("ethaddr")) {
130*4882a593Smuzhiyun 		printf("<ethaddr> not set. Validating first E-fuse MAC\n");
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 		if (is_valid_ethaddr(mac_addr))
133*4882a593Smuzhiyun 			eth_env_set_enetaddr("ethaddr", mac_addr);
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	mac_lo = readl(&cdev->macid1l);
137*4882a593Smuzhiyun 	mac_hi = readl(&cdev->macid1h);
138*4882a593Smuzhiyun 	mac_addr[0] = mac_hi & 0xFF;
139*4882a593Smuzhiyun 	mac_addr[1] = (mac_hi & 0xFF00) >> 8;
140*4882a593Smuzhiyun 	mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
141*4882a593Smuzhiyun 	mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
142*4882a593Smuzhiyun 	mac_addr[4] = mac_lo & 0xFF;
143*4882a593Smuzhiyun 	mac_addr[5] = (mac_lo & 0xFF00) >> 8;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	if (!env_get("eth1addr")) {
146*4882a593Smuzhiyun 		if (is_valid_ethaddr(mac_addr))
147*4882a593Smuzhiyun 			eth_env_set_enetaddr("eth1addr", mac_addr);
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #if !defined(CONFIG_DM_ETH) && defined(CONFIG_DRIVER_TI_CPSW) && \
156*4882a593Smuzhiyun 	!defined(CONFIG_SPL_BUILD)
cpsw_control(int enabled)157*4882a593Smuzhiyun static void cpsw_control(int enabled)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	/* VTP can be added here */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun static struct cpsw_slave_data cpsw_slaves[] = {
165*4882a593Smuzhiyun 	{
166*4882a593Smuzhiyun 		.slave_reg_ofs	= 0x208,
167*4882a593Smuzhiyun 		.sliver_reg_ofs	= 0xd80,
168*4882a593Smuzhiyun 		.phy_addr	= 0,
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static struct cpsw_platform_data cpsw_data = {
173*4882a593Smuzhiyun 	.mdio_base		= CPSW_MDIO_BASE,
174*4882a593Smuzhiyun 	.cpsw_base		= CPSW_BASE,
175*4882a593Smuzhiyun 	.mdio_div		= 0xff,
176*4882a593Smuzhiyun 	.channels		= 8,
177*4882a593Smuzhiyun 	.cpdma_reg_ofs		= 0x800,
178*4882a593Smuzhiyun 	.slaves			= 1,
179*4882a593Smuzhiyun 	.slave_data		= cpsw_slaves,
180*4882a593Smuzhiyun 	.ale_reg_ofs		= 0xd00,
181*4882a593Smuzhiyun 	.ale_entries		= 1024,
182*4882a593Smuzhiyun 	.host_port_reg_ofs	= 0x108,
183*4882a593Smuzhiyun 	.hw_stats_reg_ofs	= 0x900,
184*4882a593Smuzhiyun 	.bd_ram_ofs		= 0x2000,
185*4882a593Smuzhiyun 	.mac_control		= (1 << 5),
186*4882a593Smuzhiyun 	.control		= cpsw_control,
187*4882a593Smuzhiyun 	.host_port_num		= 0,
188*4882a593Smuzhiyun 	.version		= CPSW_CTRL_VERSION_2,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)191*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	int rv, n = 0;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	writel(RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE, &cdev->miisel);
196*4882a593Smuzhiyun 	cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RMII;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	rv = cpsw_register(&cpsw_data);
199*4882a593Smuzhiyun 	if (rv < 0)
200*4882a593Smuzhiyun 		printf("Error %d registering CPSW switch\n", rv);
201*4882a593Smuzhiyun 	else
202*4882a593Smuzhiyun 		n += rv;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return n;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun #endif
207