1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2015 Timesys Corporation
3*4882a593Smuzhiyun * Copyright 2015 General Electric Company
4*4882a593Smuzhiyun * Copyright 2012 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
11*4882a593Smuzhiyun #include <asm/arch/iomux.h>
12*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
19*4882a593Smuzhiyun #include <mmc.h>
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #include <miiphy.h>
22*4882a593Smuzhiyun #include <netdev.h>
23*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
24*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
27*4882a593Smuzhiyun #include <i2c.h>
28*4882a593Smuzhiyun #include <pwm.h>
29*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
32*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
33*4882a593Smuzhiyun PAD_CTL_HYS)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
36*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
37*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
40*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
41*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
44*4882a593Smuzhiyun PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
47*4882a593Smuzhiyun PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
50*4882a593Smuzhiyun PAD_CTL_SPEED_HIGH | PAD_CTL_SRE_FAST)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
53*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
56*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
57*4882a593Smuzhiyun PAD_CTL_ODE | PAD_CTL_SRE_FAST)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
60*4882a593Smuzhiyun
dram_init(void)61*4882a593Smuzhiyun int dram_init(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun gd->ram_size = imx_ddr_size();
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static iomux_v3_cfg_t const uart3_pads[] = {
69*4882a593Smuzhiyun MX6_PAD_EIM_D31__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
70*4882a593Smuzhiyun MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
71*4882a593Smuzhiyun MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
72*4882a593Smuzhiyun MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static iomux_v3_cfg_t const uart4_pads[] = {
76*4882a593Smuzhiyun MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
77*4882a593Smuzhiyun MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static iomux_v3_cfg_t const enet_pads[] = {
81*4882a593Smuzhiyun MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
82*4882a593Smuzhiyun MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
83*4882a593Smuzhiyun MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
84*4882a593Smuzhiyun MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
85*4882a593Smuzhiyun MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
86*4882a593Smuzhiyun MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
87*4882a593Smuzhiyun MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
88*4882a593Smuzhiyun MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
89*4882a593Smuzhiyun MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
90*4882a593Smuzhiyun MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
91*4882a593Smuzhiyun MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
92*4882a593Smuzhiyun MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
93*4882a593Smuzhiyun MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
94*4882a593Smuzhiyun MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
95*4882a593Smuzhiyun MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
96*4882a593Smuzhiyun /* AR8033 PHY Reset */
97*4882a593Smuzhiyun MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
setup_iomux_enet(void)100*4882a593Smuzhiyun static void setup_iomux_enet(void)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Reset AR8033 PHY */
105*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(1, 28), 0);
106*4882a593Smuzhiyun mdelay(10);
107*4882a593Smuzhiyun gpio_set_value(IMX_GPIO_NR(1, 28), 1);
108*4882a593Smuzhiyun mdelay(1);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
112*4882a593Smuzhiyun MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
113*4882a593Smuzhiyun MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
114*4882a593Smuzhiyun MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
115*4882a593Smuzhiyun MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
116*4882a593Smuzhiyun MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
117*4882a593Smuzhiyun MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
118*4882a593Smuzhiyun MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL),
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc3_pads[] = {
122*4882a593Smuzhiyun MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
123*4882a593Smuzhiyun MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
124*4882a593Smuzhiyun MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
125*4882a593Smuzhiyun MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
126*4882a593Smuzhiyun MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
127*4882a593Smuzhiyun MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
128*4882a593Smuzhiyun MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
129*4882a593Smuzhiyun MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
130*4882a593Smuzhiyun MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
131*4882a593Smuzhiyun MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
132*4882a593Smuzhiyun MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc4_pads[] = {
136*4882a593Smuzhiyun MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
137*4882a593Smuzhiyun MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
138*4882a593Smuzhiyun MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
139*4882a593Smuzhiyun MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
140*4882a593Smuzhiyun MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
141*4882a593Smuzhiyun MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
142*4882a593Smuzhiyun MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
143*4882a593Smuzhiyun MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
144*4882a593Smuzhiyun MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
145*4882a593Smuzhiyun MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
146*4882a593Smuzhiyun MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
147*4882a593Smuzhiyun MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static iomux_v3_cfg_t const ecspi1_pads[] = {
151*4882a593Smuzhiyun MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
152*4882a593Smuzhiyun MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
153*4882a593Smuzhiyun MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
154*4882a593Smuzhiyun MX6_PAD_EIM_EB2__GPIO2_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info1 = {
158*4882a593Smuzhiyun .scl = {
159*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
160*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
161*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 27)
162*4882a593Smuzhiyun },
163*4882a593Smuzhiyun .sda = {
164*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
165*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
166*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 26)
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info2 = {
171*4882a593Smuzhiyun .scl = {
172*4882a593Smuzhiyun .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
173*4882a593Smuzhiyun .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
174*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 12)
175*4882a593Smuzhiyun },
176*4882a593Smuzhiyun .sda = {
177*4882a593Smuzhiyun .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
178*4882a593Smuzhiyun .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
179*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 13)
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info3 = {
184*4882a593Smuzhiyun .scl = {
185*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
186*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
187*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 3)
188*4882a593Smuzhiyun },
189*4882a593Smuzhiyun .sda = {
190*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
191*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
192*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 6)
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
board_spi_cs_gpio(unsigned bus,unsigned cs)197*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(2, 30)) : -1;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
setup_spi(void)202*4882a593Smuzhiyun static void setup_spi(void)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun #endif
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static iomux_v3_cfg_t const pcie_pads[] = {
209*4882a593Smuzhiyun MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
210*4882a593Smuzhiyun MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
setup_pcie(void)213*4882a593Smuzhiyun static void setup_pcie(void)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
setup_iomux_uart(void)218*4882a593Smuzhiyun static void setup_iomux_uart(void)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
221*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
225*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[3] = {
226*4882a593Smuzhiyun {USDHC2_BASE_ADDR},
227*4882a593Smuzhiyun {USDHC3_BASE_ADDR},
228*4882a593Smuzhiyun {USDHC4_BASE_ADDR},
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #define USDHC2_CD_GPIO IMX_GPIO_NR(1, 4)
232*4882a593Smuzhiyun #define USDHC4_CD_GPIO IMX_GPIO_NR(6, 11)
233*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)234*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
237*4882a593Smuzhiyun int ret = 0;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun switch (cfg->esdhc_base) {
240*4882a593Smuzhiyun case USDHC2_BASE_ADDR:
241*4882a593Smuzhiyun ret = !gpio_get_value(USDHC2_CD_GPIO);
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun case USDHC3_BASE_ADDR:
244*4882a593Smuzhiyun ret = 1; /* eMMC is always present */
245*4882a593Smuzhiyun break;
246*4882a593Smuzhiyun case USDHC4_BASE_ADDR:
247*4882a593Smuzhiyun ret = !gpio_get_value(USDHC4_CD_GPIO);
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return ret;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)254*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun int ret;
257*4882a593Smuzhiyun int i;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
260*4882a593Smuzhiyun switch (i) {
261*4882a593Smuzhiyun case 0:
262*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
263*4882a593Smuzhiyun usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
264*4882a593Smuzhiyun gpio_direction_input(USDHC2_CD_GPIO);
265*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun case 1:
268*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
269*4882a593Smuzhiyun usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
270*4882a593Smuzhiyun usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
271*4882a593Smuzhiyun break;
272*4882a593Smuzhiyun case 2:
273*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
274*4882a593Smuzhiyun usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
275*4882a593Smuzhiyun gpio_direction_input(USDHC4_CD_GPIO);
276*4882a593Smuzhiyun usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun default:
279*4882a593Smuzhiyun printf("Warning: you configured more USDHC controllers\n"
280*4882a593Smuzhiyun "(%d) then supported by the board (%d)\n",
281*4882a593Smuzhiyun i + 1, CONFIG_SYS_FSL_USDHC_NUM);
282*4882a593Smuzhiyun return -EINVAL;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
286*4882a593Smuzhiyun if (ret)
287*4882a593Smuzhiyun return ret;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun
mx6_rgmii_rework(struct phy_device * phydev)294*4882a593Smuzhiyun static int mx6_rgmii_rework(struct phy_device *phydev)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun /* Configure AR8033 to ouput a 125MHz clk from CLK_25M */
297*4882a593Smuzhiyun /* set device address 0x7 */
298*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
299*4882a593Smuzhiyun /* offset 0x8016: CLK_25M Clock Select */
300*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
301*4882a593Smuzhiyun /* enable register write, no post increment, address 0x7 */
302*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
303*4882a593Smuzhiyun /* set to 125 MHz from local PLL source */
304*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x18);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* rgmii tx clock delay enable */
307*4882a593Smuzhiyun /* set debug port address: SerDes Test and System Mode Control */
308*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
309*4882a593Smuzhiyun /* enable rgmii tx clock delay */
310*4882a593Smuzhiyun /* set the reserved bits to avoid board specific voltage peak issue*/
311*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x3D47);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)316*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun mx6_rgmii_rework(phydev);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (phydev->drv->config)
321*4882a593Smuzhiyun phydev->drv->config(phydev);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
327*4882a593Smuzhiyun static iomux_v3_cfg_t const backlight_pads[] = {
328*4882a593Smuzhiyun /* Power for LVDS Display */
329*4882a593Smuzhiyun MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
330*4882a593Smuzhiyun #define LVDS_POWER_GP IMX_GPIO_NR(3, 22)
331*4882a593Smuzhiyun /* Backlight enable for LVDS display */
332*4882a593Smuzhiyun MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
333*4882a593Smuzhiyun #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 0)
334*4882a593Smuzhiyun /* backlight PWM brightness control */
335*4882a593Smuzhiyun MX6_PAD_SD1_DAT3__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
do_enable_hdmi(struct display_info_t const * dev)338*4882a593Smuzhiyun static void do_enable_hdmi(struct display_info_t const *dev)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun imx_enable_hdmi_phy();
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
board_cfb_skip(void)343*4882a593Smuzhiyun int board_cfb_skip(void)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun gpio_direction_output(LVDS_POWER_GP, 1);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
detect_baseboard(struct display_info_t const * dev)350*4882a593Smuzhiyun static int detect_baseboard(struct display_info_t const *dev)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_TARGET_GE_B450V3) ||
353*4882a593Smuzhiyun IS_ENABLED(CONFIG_TARGET_GE_B650V3))
354*4882a593Smuzhiyun return 1;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun struct display_info_t const displays[] = {{
360*4882a593Smuzhiyun .bus = -1,
361*4882a593Smuzhiyun .addr = -1,
362*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
363*4882a593Smuzhiyun .detect = detect_baseboard,
364*4882a593Smuzhiyun .enable = NULL,
365*4882a593Smuzhiyun .mode = {
366*4882a593Smuzhiyun .name = "G121X1-L03",
367*4882a593Smuzhiyun .refresh = 60,
368*4882a593Smuzhiyun .xres = 1024,
369*4882a593Smuzhiyun .yres = 768,
370*4882a593Smuzhiyun .pixclock = 15385,
371*4882a593Smuzhiyun .left_margin = 20,
372*4882a593Smuzhiyun .right_margin = 300,
373*4882a593Smuzhiyun .upper_margin = 30,
374*4882a593Smuzhiyun .lower_margin = 8,
375*4882a593Smuzhiyun .hsync_len = 1,
376*4882a593Smuzhiyun .vsync_len = 1,
377*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
378*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
379*4882a593Smuzhiyun } }, {
380*4882a593Smuzhiyun .bus = -1,
381*4882a593Smuzhiyun .addr = 3,
382*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
383*4882a593Smuzhiyun .detect = detect_hdmi,
384*4882a593Smuzhiyun .enable = do_enable_hdmi,
385*4882a593Smuzhiyun .mode = {
386*4882a593Smuzhiyun .name = "HDMI",
387*4882a593Smuzhiyun .refresh = 60,
388*4882a593Smuzhiyun .xres = 1024,
389*4882a593Smuzhiyun .yres = 768,
390*4882a593Smuzhiyun .pixclock = 15385,
391*4882a593Smuzhiyun .left_margin = 220,
392*4882a593Smuzhiyun .right_margin = 40,
393*4882a593Smuzhiyun .upper_margin = 21,
394*4882a593Smuzhiyun .lower_margin = 7,
395*4882a593Smuzhiyun .hsync_len = 60,
396*4882a593Smuzhiyun .vsync_len = 10,
397*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
398*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
399*4882a593Smuzhiyun } } };
400*4882a593Smuzhiyun size_t display_count = ARRAY_SIZE(displays);
401*4882a593Smuzhiyun
enable_videopll(void)402*4882a593Smuzhiyun static void enable_videopll(void)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
405*4882a593Smuzhiyun s32 timeout = 100000;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* set video pll to 910MHz (24MHz * (37+11/12))
410*4882a593Smuzhiyun * video pll post div to 910/4 = 227.5MHz
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun clrsetbits_le32(&ccm->analog_pll_video,
413*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_DIV_SELECT |
414*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
415*4882a593Smuzhiyun BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) |
416*4882a593Smuzhiyun BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(0));
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
419*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun while (timeout--)
424*4882a593Smuzhiyun if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
425*4882a593Smuzhiyun break;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (timeout < 0)
428*4882a593Smuzhiyun printf("Warning: video pll lock timeout!\n");
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun clrsetbits_le32(&ccm->analog_pll_video,
431*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_BYPASS,
432*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_ENABLE);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
setup_display_b850v3(void)435*4882a593Smuzhiyun static void setup_display_b850v3(void)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
438*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun enable_videopll();
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* IPU1 D0 clock is 227.5 / 3.5 = 65MHz */
443*4882a593Smuzhiyun clrbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun imx_setup_hdmi();
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Set LDB_DI0 as clock source for IPU_DI0 */
448*4882a593Smuzhiyun clrsetbits_le32(&mxc_ccm->chsccdr,
449*4882a593Smuzhiyun MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
450*4882a593Smuzhiyun (CHSCCDR_CLK_SEL_LDB_DI0 <<
451*4882a593Smuzhiyun MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Turn on IPU LDB DI0 clocks */
454*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun enable_ipu_clock();
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
459*4882a593Smuzhiyun IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
460*4882a593Smuzhiyun IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
461*4882a593Smuzhiyun IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
462*4882a593Smuzhiyun IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
463*4882a593Smuzhiyun IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
464*4882a593Smuzhiyun IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
465*4882a593Smuzhiyun IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
466*4882a593Smuzhiyun IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
467*4882a593Smuzhiyun IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0,
468*4882a593Smuzhiyun &iomux->gpr[2]);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun clrbits_le32(&iomux->gpr[3],
471*4882a593Smuzhiyun IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
472*4882a593Smuzhiyun IOMUXC_GPR3_LVDS1_MUX_CTL_MASK |
473*4882a593Smuzhiyun IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
setup_display_bx50v3(void)476*4882a593Smuzhiyun static void setup_display_bx50v3(void)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
479*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* When a reset/reboot is performed the display power needs to be turned
482*4882a593Smuzhiyun * off for atleast 500ms. The boot time is ~300ms, we need to wait for
483*4882a593Smuzhiyun * an additional 200ms here. Unfortunately we use external PMIC for
484*4882a593Smuzhiyun * doing the reset, so can not differentiate between POR vs soft reset
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun mdelay(200);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* IPU1 DI0 clock is 480/7 = 68.5 MHz */
489*4882a593Smuzhiyun setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* Set LDB_DI0 as clock source for IPU_DI0 */
492*4882a593Smuzhiyun clrsetbits_le32(&mxc_ccm->chsccdr,
493*4882a593Smuzhiyun MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
494*4882a593Smuzhiyun (CHSCCDR_CLK_SEL_LDB_DI0 <<
495*4882a593Smuzhiyun MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* Turn on IPU LDB DI0 clocks */
498*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun enable_ipu_clock();
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
503*4882a593Smuzhiyun IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
504*4882a593Smuzhiyun IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
505*4882a593Smuzhiyun IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
506*4882a593Smuzhiyun IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
507*4882a593Smuzhiyun &iomux->gpr[2]);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun clrsetbits_le32(&iomux->gpr[3],
510*4882a593Smuzhiyun IOMUXC_GPR3_LVDS0_MUX_CTL_MASK,
511*4882a593Smuzhiyun (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
512*4882a593Smuzhiyun IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET));
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* backlights off until needed */
515*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(backlight_pads,
516*4882a593Smuzhiyun ARRAY_SIZE(backlight_pads));
517*4882a593Smuzhiyun gpio_direction_input(LVDS_POWER_GP);
518*4882a593Smuzhiyun gpio_direction_input(LVDS_BACKLIGHT_GP);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_IPUV3 */
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /*
523*4882a593Smuzhiyun * Do not overwrite the console
524*4882a593Smuzhiyun * Use always serial for U-Boot console
525*4882a593Smuzhiyun */
overwrite_console(void)526*4882a593Smuzhiyun int overwrite_console(void)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun return 1;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
board_eth_init(bd_t * bis)531*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun setup_iomux_enet();
534*4882a593Smuzhiyun setup_pcie();
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return cpu_eth_init(bis);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static iomux_v3_cfg_t const misc_pads[] = {
540*4882a593Smuzhiyun MX6_PAD_KEY_ROW2__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
541*4882a593Smuzhiyun MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NC_PAD_CTRL),
542*4882a593Smuzhiyun MX6_PAD_EIM_CS0__GPIO2_IO23 | MUX_PAD_CTRL(NC_PAD_CTRL),
543*4882a593Smuzhiyun MX6_PAD_EIM_CS1__GPIO2_IO24 | MUX_PAD_CTRL(NC_PAD_CTRL),
544*4882a593Smuzhiyun MX6_PAD_EIM_OE__GPIO2_IO25 | MUX_PAD_CTRL(NC_PAD_CTRL),
545*4882a593Smuzhiyun MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NC_PAD_CTRL),
546*4882a593Smuzhiyun MX6_PAD_GPIO_1__GPIO1_IO01 | MUX_PAD_CTRL(NC_PAD_CTRL),
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun #define SUS_S3_OUT IMX_GPIO_NR(4, 11)
549*4882a593Smuzhiyun #define WIFI_EN IMX_GPIO_NR(6, 14)
550*4882a593Smuzhiyun
board_early_init_f(void)551*4882a593Smuzhiyun int board_early_init_f(void)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(misc_pads,
554*4882a593Smuzhiyun ARRAY_SIZE(misc_pads));
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun setup_iomux_uart();
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
559*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_TARGET_GE_B850V3))
560*4882a593Smuzhiyun /* Set LDB clock to Video PLL */
561*4882a593Smuzhiyun select_ldb_di_clock_source(MXC_PLL5_CLK);
562*4882a593Smuzhiyun else
563*4882a593Smuzhiyun /* Set LDB clock to USB PLL */
564*4882a593Smuzhiyun select_ldb_di_clock_source(MXC_PLL3_SW_CLK);
565*4882a593Smuzhiyun #endif
566*4882a593Smuzhiyun return 0;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
board_init(void)569*4882a593Smuzhiyun int board_init(void)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun gpio_direction_output(SUS_S3_OUT, 1);
572*4882a593Smuzhiyun gpio_direction_output(WIFI_EN, 1);
573*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
574*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_TARGET_GE_B850V3))
575*4882a593Smuzhiyun setup_display_b850v3();
576*4882a593Smuzhiyun else
577*4882a593Smuzhiyun setup_display_bx50v3();
578*4882a593Smuzhiyun #endif
579*4882a593Smuzhiyun /* address of boot parameters */
580*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
583*4882a593Smuzhiyun setup_spi();
584*4882a593Smuzhiyun #endif
585*4882a593Smuzhiyun setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
586*4882a593Smuzhiyun setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
587*4882a593Smuzhiyun setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return 0;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
593*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
594*4882a593Smuzhiyun /* 4 bit bus width */
595*4882a593Smuzhiyun {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
596*4882a593Smuzhiyun {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
597*4882a593Smuzhiyun {NULL, 0},
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun #endif
600*4882a593Smuzhiyun
pmic_init(void)601*4882a593Smuzhiyun void pmic_init(void)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun #define I2C_PMIC 0x2
604*4882a593Smuzhiyun #define DA9063_I2C_ADDR 0x58
605*4882a593Smuzhiyun #define DA9063_REG_BCORE2_CFG 0x9D
606*4882a593Smuzhiyun #define DA9063_REG_BCORE1_CFG 0x9E
607*4882a593Smuzhiyun #define DA9063_REG_BPRO_CFG 0x9F
608*4882a593Smuzhiyun #define DA9063_REG_BIO_CFG 0xA0
609*4882a593Smuzhiyun #define DA9063_REG_BMEM_CFG 0xA1
610*4882a593Smuzhiyun #define DA9063_REG_BPERI_CFG 0xA2
611*4882a593Smuzhiyun #define DA9063_BUCK_MODE_MASK 0xC0
612*4882a593Smuzhiyun #define DA9063_BUCK_MODE_MANUAL 0x00
613*4882a593Smuzhiyun #define DA9063_BUCK_MODE_SLEEP 0x40
614*4882a593Smuzhiyun #define DA9063_BUCK_MODE_SYNC 0x80
615*4882a593Smuzhiyun #define DA9063_BUCK_MODE_AUTO 0xC0
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun uchar val;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun i2c_set_bus_num(I2C_PMIC);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
622*4882a593Smuzhiyun val &= ~DA9063_BUCK_MODE_MASK;
623*4882a593Smuzhiyun val |= DA9063_BUCK_MODE_SYNC;
624*4882a593Smuzhiyun i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
627*4882a593Smuzhiyun val &= ~DA9063_BUCK_MODE_MASK;
628*4882a593Smuzhiyun val |= DA9063_BUCK_MODE_SYNC;
629*4882a593Smuzhiyun i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
632*4882a593Smuzhiyun val &= ~DA9063_BUCK_MODE_MASK;
633*4882a593Smuzhiyun val |= DA9063_BUCK_MODE_SYNC;
634*4882a593Smuzhiyun i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun i2c_read(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
637*4882a593Smuzhiyun val &= ~DA9063_BUCK_MODE_MASK;
638*4882a593Smuzhiyun val |= DA9063_BUCK_MODE_SYNC;
639*4882a593Smuzhiyun i2c_write(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun i2c_read(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
642*4882a593Smuzhiyun val &= ~DA9063_BUCK_MODE_MASK;
643*4882a593Smuzhiyun val |= DA9063_BUCK_MODE_SYNC;
644*4882a593Smuzhiyun i2c_write(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
647*4882a593Smuzhiyun val &= ~DA9063_BUCK_MODE_MASK;
648*4882a593Smuzhiyun val |= DA9063_BUCK_MODE_SYNC;
649*4882a593Smuzhiyun i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
board_late_init(void)652*4882a593Smuzhiyun int board_late_init(void)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
655*4882a593Smuzhiyun add_board_boot_modes(board_boot_modes);
656*4882a593Smuzhiyun #endif
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_IPUV3
659*4882a593Smuzhiyun /* We need at least 200ms between power on and backlight on
660*4882a593Smuzhiyun * as per specifications from CHI MEI */
661*4882a593Smuzhiyun mdelay(250);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* enable backlight PWM 1 */
664*4882a593Smuzhiyun pwm_init(0, 0, 0);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* duty cycle 5000000ns, period: 5000000ns */
667*4882a593Smuzhiyun pwm_config(0, 5000000, 5000000);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* Backlight Power */
670*4882a593Smuzhiyun gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun pwm_enable(0);
673*4882a593Smuzhiyun #endif
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* board specific pmic init */
676*4882a593Smuzhiyun pmic_init();
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun return 0;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
checkboard(void)681*4882a593Smuzhiyun int checkboard(void)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun printf("BOARD: %s\n", CONFIG_BOARD_NAME);
684*4882a593Smuzhiyun return 0;
685*4882a593Smuzhiyun }
686