xref: /OK3568_Linux_fs/u-boot/board/gdsys/p1022/controlcenterd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2013
3*4882a593Smuzhiyun  * Dirk Eibach,  Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * See file CREDITS for list of people who contributed to this
6*4882a593Smuzhiyun  * project.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
9*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
10*4882a593Smuzhiyun  * published by the Free Software Foundation; either version 2 of
11*4882a593Smuzhiyun  * the License, or (at your option) any later version.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful,
14*4882a593Smuzhiyun  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*4882a593Smuzhiyun  * GNU General Public License for more details.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
19*4882a593Smuzhiyun  * along with this program; if not, write to the Free Software
20*4882a593Smuzhiyun  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21*4882a593Smuzhiyun  * MA 02111-1307 USA
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <common.h>
25*4882a593Smuzhiyun #include <command.h>
26*4882a593Smuzhiyun #include <pci.h>
27*4882a593Smuzhiyun #include <asm/processor.h>
28*4882a593Smuzhiyun #include <asm/mmu.h>
29*4882a593Smuzhiyun #include <asm/cache.h>
30*4882a593Smuzhiyun #include <asm/immap_85xx.h>
31*4882a593Smuzhiyun #include <asm/fsl_pci.h>
32*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
33*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
34*4882a593Smuzhiyun #include <asm/io.h>
35*4882a593Smuzhiyun #include <linux/libfdt.h>
36*4882a593Smuzhiyun #include <fdt_support.h>
37*4882a593Smuzhiyun #include <fsl_mdio.h>
38*4882a593Smuzhiyun #include <tsec.h>
39*4882a593Smuzhiyun #include <asm/fsl_law.h>
40*4882a593Smuzhiyun #include <netdev.h>
41*4882a593Smuzhiyun #include <i2c.h>
42*4882a593Smuzhiyun #include <pca9698.h>
43*4882a593Smuzhiyun #include <watchdog.h>
44*4882a593Smuzhiyun #include "../common/dp501.h"
45*4882a593Smuzhiyun #include "controlcenterd-id.h"
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun enum {
50*4882a593Smuzhiyun 	HWVER_100 = 0,
51*4882a593Smuzhiyun 	HWVER_110 = 1,
52*4882a593Smuzhiyun 	HWVER_120 = 2,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct ihs_fpga {
56*4882a593Smuzhiyun 	u32 reflection_low;	/* 0x0000 */
57*4882a593Smuzhiyun 	u32 versions;		/* 0x0004 */
58*4882a593Smuzhiyun 	u32 fpga_version;	/* 0x0008 */
59*4882a593Smuzhiyun 	u32 fpga_features;	/* 0x000c */
60*4882a593Smuzhiyun 	u32 reserved[4];	/* 0x0010 */
61*4882a593Smuzhiyun 	u32 control;		/* 0x0020 */
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifndef CONFIG_TRAILBLAZER
65*4882a593Smuzhiyun static struct pci_device_id hydra_supported[] = {
66*4882a593Smuzhiyun 	{ 0x6d5e, 0xcdc0 },
67*4882a593Smuzhiyun 	{}
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static void hydra_initialize(void);
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun 
board_early_init_f(void)73*4882a593Smuzhiyun int board_early_init_f(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
76*4882a593Smuzhiyun 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO3_ADDR);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* Reset eLBC_DIU and SPI_eLBC in case we are booting from SD */
79*4882a593Smuzhiyun 	clrsetbits_be32(&gur->pmuxcr, 0x00600000, 0x80000000);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Set pmuxcr to allow both i2c1 and i2c2 */
82*4882a593Smuzhiyun 	setbits_be32(&gur->pmuxcr, 0x00001000);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Set pmuxcr to enable GPIO 3_11-3_13 */
85*4882a593Smuzhiyun 	setbits_be32(&gur->pmuxcr, 0x00000010);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* Set pmuxcr to enable GPIO 2_31,3_9+10 */
88*4882a593Smuzhiyun 	setbits_be32(&gur->pmuxcr, 0x00000020);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Set pmuxcr to enable GPIO 2_28-2_30 */
91*4882a593Smuzhiyun 	setbits_be32(&gur->pmuxcr, 0x000000c0);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* Set pmuxcr to enable GPIO 3_20-3_22 */
94*4882a593Smuzhiyun 	setbits_be32(&gur->pmuxcr2, 0x03000000);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* Set pmuxcr to enable IRQ0-2 */
97*4882a593Smuzhiyun 	clrbits_be32(&gur->pmuxcr, 0x00000300);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* Set pmuxcr to disable IRQ3-11 */
100*4882a593Smuzhiyun 	setbits_be32(&gur->pmuxcr, 0x000000F0);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* Read back the register to synchronize the write. */
103*4882a593Smuzhiyun 	in_be32(&gur->pmuxcr);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* Set the pin muxing to enable ETSEC2. */
106*4882a593Smuzhiyun 	clrbits_be32(&gur->pmuxcr2, 0x001F8000);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #ifdef CONFIG_TRAILBLAZER
109*4882a593Smuzhiyun 	/*
110*4882a593Smuzhiyun 	 * GPIO3_10 SPERRTRIGGER
111*4882a593Smuzhiyun 	 */
112*4882a593Smuzhiyun 	setbits_be32(&pgpio->gpdir, 0x00200000);
113*4882a593Smuzhiyun 	clrbits_be32(&pgpio->gpdat, 0x00200000);
114*4882a593Smuzhiyun 	udelay(100);
115*4882a593Smuzhiyun 	setbits_be32(&pgpio->gpdat, 0x00200000);
116*4882a593Smuzhiyun 	udelay(100);
117*4882a593Smuzhiyun 	clrbits_be32(&pgpio->gpdat, 0x00200000);
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/*
121*4882a593Smuzhiyun 	 * GPIO3_11 CPU-TO-FPGA-RESET#
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	setbits_be32(&pgpio->gpdir, 0x00100000);
124*4882a593Smuzhiyun 	clrbits_be32(&pgpio->gpdat, 0x00100000);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/*
127*4882a593Smuzhiyun 	 * GPIO3_21 CPU-STATUS-WATCHDOG-TRIGGER#
128*4882a593Smuzhiyun 	 */
129*4882a593Smuzhiyun 	setbits_be32(&pgpio->gpdir, 0x00000400);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
checkboard(void)134*4882a593Smuzhiyun int checkboard(void)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	printf("Board: ControlCenter DIGITAL\n");
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
misc_init_r(void)141*4882a593Smuzhiyun int misc_init_r(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun  * A list of PCI and SATA slots
148*4882a593Smuzhiyun  */
149*4882a593Smuzhiyun enum slot_id {
150*4882a593Smuzhiyun 	SLOT_PCIE1 = 1,
151*4882a593Smuzhiyun 	SLOT_PCIE2,
152*4882a593Smuzhiyun 	SLOT_PCIE3,
153*4882a593Smuzhiyun 	SLOT_PCIE4,
154*4882a593Smuzhiyun 	SLOT_PCIE5,
155*4882a593Smuzhiyun 	SLOT_SATA1,
156*4882a593Smuzhiyun 	SLOT_SATA2
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun  * This array maps the slot identifiers to their names on the P1022DS board.
161*4882a593Smuzhiyun  */
162*4882a593Smuzhiyun static const char * const slot_names[] = {
163*4882a593Smuzhiyun 	[SLOT_PCIE1] = "Slot 1",
164*4882a593Smuzhiyun 	[SLOT_PCIE2] = "Slot 2",
165*4882a593Smuzhiyun 	[SLOT_PCIE3] = "Slot 3",
166*4882a593Smuzhiyun 	[SLOT_PCIE4] = "Slot 4",
167*4882a593Smuzhiyun 	[SLOT_PCIE5] = "Mini-PCIe",
168*4882a593Smuzhiyun 	[SLOT_SATA1] = "SATA 1",
169*4882a593Smuzhiyun 	[SLOT_SATA2] = "SATA 2",
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  * This array maps a given SERDES configuration and SERDES device to the PCI or
174*4882a593Smuzhiyun  * SATA slot that it connects to.  This mapping is hard-coded in the FPGA.
175*4882a593Smuzhiyun  */
176*4882a593Smuzhiyun static u8 serdes_dev_slot[][SATA2 + 1] = {
177*4882a593Smuzhiyun 	[0x01] = { [PCIE3] = SLOT_PCIE4, [PCIE2] = SLOT_PCIE5 },
178*4882a593Smuzhiyun 	[0x02] = { [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
179*4882a593Smuzhiyun 	[0x09] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE4,
180*4882a593Smuzhiyun 		   [PCIE2] = SLOT_PCIE5 },
181*4882a593Smuzhiyun 	[0x16] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
182*4882a593Smuzhiyun 		   [PCIE2] = SLOT_PCIE3,
183*4882a593Smuzhiyun 		   [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
184*4882a593Smuzhiyun 	[0x17] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
185*4882a593Smuzhiyun 		   [PCIE2] = SLOT_PCIE3 },
186*4882a593Smuzhiyun 	[0x1a] = { [PCIE1] = SLOT_PCIE1, [PCIE2] = SLOT_PCIE3,
187*4882a593Smuzhiyun 		   [PCIE2] = SLOT_PCIE3,
188*4882a593Smuzhiyun 		   [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
189*4882a593Smuzhiyun 	[0x1c] = { [PCIE1] = SLOT_PCIE1,
190*4882a593Smuzhiyun 		   [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
191*4882a593Smuzhiyun 	[0x1e] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE3 },
192*4882a593Smuzhiyun 	[0x1f] = { [PCIE1] = SLOT_PCIE1 },
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * Returns the name of the slot to which the PCIe or SATA controller is
198*4882a593Smuzhiyun  * connected
199*4882a593Smuzhiyun  */
board_serdes_name(enum srds_prtcl device)200*4882a593Smuzhiyun const char *board_serdes_name(enum srds_prtcl device)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
203*4882a593Smuzhiyun 	u32 pordevsr = in_be32(&gur->pordevsr);
204*4882a593Smuzhiyun 	unsigned int srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
205*4882a593Smuzhiyun 				MPC85xx_PORDEVSR_IO_SEL_SHIFT;
206*4882a593Smuzhiyun 	enum slot_id slot = serdes_dev_slot[srds_cfg][device];
207*4882a593Smuzhiyun 	const char *name = slot_names[slot];
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (name)
210*4882a593Smuzhiyun 		return name;
211*4882a593Smuzhiyun 	else
212*4882a593Smuzhiyun 		return "Nothing";
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
hw_watchdog_reset(void)215*4882a593Smuzhiyun void hw_watchdog_reset(void)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO3_ADDR);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	clrbits_be32(&pgpio->gpdat, 0x00000400);
220*4882a593Smuzhiyun 	setbits_be32(&pgpio->gpdat, 0x00000400);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #ifdef CONFIG_TRAILBLAZER
do_bootd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])224*4882a593Smuzhiyun int do_bootd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	return run_command(env_get("bootcmd"), flag);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
board_early_init_r(void)229*4882a593Smuzhiyun int board_early_init_r(void)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO3_ADDR);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/*
234*4882a593Smuzhiyun 	 * GPIO3_12 PPC_SYSTEMREADY#
235*4882a593Smuzhiyun 	 */
236*4882a593Smuzhiyun 	setbits_be32(&pgpio->gpdir, 0x00080000);
237*4882a593Smuzhiyun 	setbits_be32(&pgpio->gpodr, 0x00080000);
238*4882a593Smuzhiyun 	clrbits_be32(&pgpio->gpdat, 0x00080000);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return ccdm_compute_self_hash();
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
last_stage_init(void)243*4882a593Smuzhiyun int last_stage_init(void)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	startup_ccdm_id_module();
246*4882a593Smuzhiyun 	return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #else
pci_init_board(void)250*4882a593Smuzhiyun void pci_init_board(void)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	fsl_pcie_init_board(0);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	hydra_initialize();
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
board_early_init_r(void)257*4882a593Smuzhiyun int board_early_init_r(void)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	unsigned int k = 0;
260*4882a593Smuzhiyun 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO3_ADDR);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* wait for FPGA configuration to finish */
263*4882a593Smuzhiyun 	while (!pca9698_get_value(0x22, 11) && (k++ < 30))
264*4882a593Smuzhiyun 		udelay(100000);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (k > 30) {
267*4882a593Smuzhiyun 		puts("FPGA configuration timed out.\n");
268*4882a593Smuzhiyun 	} else {
269*4882a593Smuzhiyun 		/* clear FPGA reset */
270*4882a593Smuzhiyun 		udelay(1000);
271*4882a593Smuzhiyun 		setbits_be32(&pgpio->gpdat, 0x00100000);
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* give time for PCIe link training */
275*4882a593Smuzhiyun 	udelay(100000);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/*
278*4882a593Smuzhiyun 	 * GPIO3_12 PPC_SYSTEMREADY#
279*4882a593Smuzhiyun 	 */
280*4882a593Smuzhiyun 	setbits_be32(&pgpio->gpdir, 0x00080000);
281*4882a593Smuzhiyun 	setbits_be32(&pgpio->gpodr, 0x00080000);
282*4882a593Smuzhiyun 	clrbits_be32(&pgpio->gpdat, 0x00080000);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
last_stage_init(void)287*4882a593Smuzhiyun int last_stage_init(void)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	/* Turn on Parade DP501 */
290*4882a593Smuzhiyun 	pca9698_direction_output(0x22, 7, 1);
291*4882a593Smuzhiyun 	udelay(500000);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	dp501_powerup(0x08);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	startup_ccdm_id_module();
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun  * Initialize on-board and/or PCI Ethernet devices
302*4882a593Smuzhiyun  *
303*4882a593Smuzhiyun  * Returns:
304*4882a593Smuzhiyun  *      <0, error
305*4882a593Smuzhiyun  *       0, no ethernet devices found
306*4882a593Smuzhiyun  *      >0, number of ethernet devices initialized
307*4882a593Smuzhiyun  */
board_eth_init(bd_t * bis)308*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct fsl_pq_mdio_info mdio_info;
311*4882a593Smuzhiyun 	struct tsec_info_struct tsec_info[2];
312*4882a593Smuzhiyun 	unsigned int num = 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
315*4882a593Smuzhiyun 	SET_STD_TSEC_INFO(tsec_info[num], 1);
316*4882a593Smuzhiyun 	num++;
317*4882a593Smuzhiyun #endif
318*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
319*4882a593Smuzhiyun 	SET_STD_TSEC_INFO(tsec_info[num], 2);
320*4882a593Smuzhiyun 	num++;
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
324*4882a593Smuzhiyun 	mdio_info.name = DEFAULT_MII_NAME;
325*4882a593Smuzhiyun 	fsl_pq_mdio_init(bis, &mdio_info);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return tsec_eth_init(bis, tsec_info, num) + pci_eth_init(bis);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
ft_board_setup(void * blob,bd_t * bd)331*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	phys_addr_t base;
334*4882a593Smuzhiyun 	phys_size_t size;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	base = env_get_bootm_low();
339*4882a593Smuzhiyun 	size = env_get_bootm_size();
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	fdt_fixup_memory(blob, (u64)base, (u64)size);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB
344*4882a593Smuzhiyun 	fsl_fdt_fixup_dr_usb(blob, bd);
345*4882a593Smuzhiyun #endif
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	FT_FSL_PCI_SETUP;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun #endif
352*4882a593Smuzhiyun 
hydra_initialize(void)353*4882a593Smuzhiyun static void hydra_initialize(void)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	unsigned int i;
356*4882a593Smuzhiyun 	pci_dev_t devno;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* Find and probe all the matching PCI devices */
359*4882a593Smuzhiyun 	for (i = 0; (devno = pci_find_devices(hydra_supported, i)) >= 0; i++) {
360*4882a593Smuzhiyun 		u32 val;
361*4882a593Smuzhiyun 		struct ihs_fpga *fpga;
362*4882a593Smuzhiyun 		u32 versions;
363*4882a593Smuzhiyun 		u32 fpga_version;
364*4882a593Smuzhiyun 		u32 fpga_features;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 		unsigned hardware_version;
367*4882a593Smuzhiyun 		unsigned feature_uart_channels;
368*4882a593Smuzhiyun 		unsigned feature_sb_channels;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		/* Try to enable I/O accesses and bus-mastering */
371*4882a593Smuzhiyun 		val = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
372*4882a593Smuzhiyun 		pci_write_config_dword(devno, PCI_COMMAND, val);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		/* Make sure it worked */
375*4882a593Smuzhiyun 		pci_read_config_dword(devno, PCI_COMMAND, &val);
376*4882a593Smuzhiyun 		if (!(val & PCI_COMMAND_MEMORY)) {
377*4882a593Smuzhiyun 			puts("Can't enable I/O memory\n");
378*4882a593Smuzhiyun 			continue;
379*4882a593Smuzhiyun 		}
380*4882a593Smuzhiyun 		if (!(val & PCI_COMMAND_MASTER)) {
381*4882a593Smuzhiyun 			puts("Can't enable bus-mastering\n");
382*4882a593Smuzhiyun 			continue;
383*4882a593Smuzhiyun 		}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		/* read FPGA details */
386*4882a593Smuzhiyun 		fpga = pci_map_bar(devno, PCI_BASE_ADDRESS_0,
387*4882a593Smuzhiyun 			PCI_REGION_MEM);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		/* disable sideband clocks */
390*4882a593Smuzhiyun 		writel(1, &fpga->control);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 		versions = readl(&fpga->versions);
393*4882a593Smuzhiyun 		fpga_version = readl(&fpga->fpga_version);
394*4882a593Smuzhiyun 		fpga_features = readl(&fpga->fpga_features);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 		hardware_version = versions & 0xf;
397*4882a593Smuzhiyun 		feature_uart_channels = (fpga_features >> 6) & 0x1f;
398*4882a593Smuzhiyun 		feature_sb_channels = fpga_features & 0x1f;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 		printf("FPGA%d: ", i);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		switch (hardware_version) {
403*4882a593Smuzhiyun 		case HWVER_100:
404*4882a593Smuzhiyun 			printf("HW-Ver 1.00\n");
405*4882a593Smuzhiyun 			break;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		case HWVER_110:
408*4882a593Smuzhiyun 			printf("HW-Ver 1.10\n");
409*4882a593Smuzhiyun 			break;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		case HWVER_120:
412*4882a593Smuzhiyun 			printf("HW-Ver 1.20\n");
413*4882a593Smuzhiyun 			break;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		default:
416*4882a593Smuzhiyun 			printf("HW-Ver %d(not supported)\n",
417*4882a593Smuzhiyun 			       hardware_version);
418*4882a593Smuzhiyun 			break;
419*4882a593Smuzhiyun 		}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		printf("       FPGA V %d.%02d, features:",
422*4882a593Smuzhiyun 		       fpga_version / 100, fpga_version % 100);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		printf(" %d uart channel(s)", feature_uart_channels);
425*4882a593Smuzhiyun 		printf(" %d sideband channel(s)\n", feature_sb_channels);
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun #endif
429