xref: /OK3568_Linux_fs/u-boot/board/gdsys/common/dp501.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2012
3*4882a593Smuzhiyun  * Dirk Eibach,  Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /* Parade Technologies Inc. DP501 DisplayPort DVI/HDMI Transmitter */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <i2c.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define DP501_I2C_ADDR 0x08
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifdef CONFIG_SYS_DP501_I2C
18*4882a593Smuzhiyun int dp501_i2c[] = CONFIG_SYS_DP501_I2C;
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #ifdef CONFIG_SYS_DP501_BASE
22*4882a593Smuzhiyun int dp501_base[] = CONFIG_SYS_DP501_BASE;
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun 
dp501_setbits(u8 addr,u8 reg,u8 mask)25*4882a593Smuzhiyun static void dp501_setbits(u8 addr, u8 reg, u8 mask)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	u8 val;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	val = i2c_reg_read(addr, reg);
30*4882a593Smuzhiyun 	setbits_8(&val, mask);
31*4882a593Smuzhiyun 	i2c_reg_write(addr, reg, val);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
dp501_clrbits(u8 addr,u8 reg,u8 mask)34*4882a593Smuzhiyun static void dp501_clrbits(u8 addr, u8 reg, u8 mask)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	u8 val;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	val = i2c_reg_read(addr, reg);
39*4882a593Smuzhiyun 	clrbits_8(&val, mask);
40*4882a593Smuzhiyun 	i2c_reg_write(addr, reg, val);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
dp501_detect_cable_adapter(u8 addr)43*4882a593Smuzhiyun static int dp501_detect_cable_adapter(u8 addr)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	u8 val = i2c_reg_read(addr, 0x00);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	return !(val & 0x04);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
dp501_link_training(u8 addr)50*4882a593Smuzhiyun static void dp501_link_training(u8 addr)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	u8 val;
53*4882a593Smuzhiyun 	u8 link_bw;
54*4882a593Smuzhiyun 	u8 max_lane_cnt;
55*4882a593Smuzhiyun 	u8 lane_cnt;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	val = i2c_reg_read(addr, 0x51);
58*4882a593Smuzhiyun 	if (val >= 0x0a)
59*4882a593Smuzhiyun 		link_bw = 0x0a;
60*4882a593Smuzhiyun 	else
61*4882a593Smuzhiyun 		link_bw = 0x06;
62*4882a593Smuzhiyun 	if (link_bw != val)
63*4882a593Smuzhiyun 		printf("DP sink supports %d Mbps link rate, set to %d Mbps\n",
64*4882a593Smuzhiyun 		       val * 270, link_bw * 270);
65*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x5d, link_bw); /* set link_bw */
66*4882a593Smuzhiyun 	val = i2c_reg_read(addr, 0x52);
67*4882a593Smuzhiyun 	max_lane_cnt = val & 0x1f;
68*4882a593Smuzhiyun 	if (max_lane_cnt >= 4)
69*4882a593Smuzhiyun 		lane_cnt = 4;
70*4882a593Smuzhiyun 	else
71*4882a593Smuzhiyun 		lane_cnt = max_lane_cnt;
72*4882a593Smuzhiyun 	if (lane_cnt != max_lane_cnt)
73*4882a593Smuzhiyun 		printf("DP sink supports %d lanes, set to %d lanes\n",
74*4882a593Smuzhiyun 		       max_lane_cnt, lane_cnt);
75*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x5e, lane_cnt | (val & 0x80)); /* set lane_cnt */
76*4882a593Smuzhiyun 	val = i2c_reg_read(addr, 0x53);
77*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x5c, val); /* set downspread_ctl */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x5f, 0x0d); /* start training */
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
dp501_powerup(u8 addr)82*4882a593Smuzhiyun void dp501_powerup(u8 addr)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	dp501_clrbits(addr, 0x0a, 0x30); /* power on encoder */
85*4882a593Smuzhiyun 	dp501_setbits(addr, 0x0a, 0x0e); /* block HDCP and MCCS on I2C bride*/
86*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x27, 0x30); /* Hardware auto detect DVO timing */
87*4882a593Smuzhiyun 	dp501_setbits(addr, 0x72, 0x80); /* DPCD read enable */
88*4882a593Smuzhiyun 	dp501_setbits(addr, 0x30, 0x20); /* RS polynomial select */
89*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x71, 0x20); /* Enable Aux burst write */
90*4882a593Smuzhiyun 	dp501_setbits(addr, 0x78, 0x30); /* Disable HPD2 IRQ */
91*4882a593Smuzhiyun 	dp501_clrbits(addr, 0x2f, 0x40); /* Link FIFO reset selection */
92*4882a593Smuzhiyun 	dp501_clrbits(addr, 0x60, 0x20); /* Enable scrambling */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #ifdef CONFIG_SYS_DP501_VCAPCTRL0
95*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x24, CONFIG_SYS_DP501_VCAPCTRL0);
96*4882a593Smuzhiyun #else
97*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x24, 0xc0); /* SDR mode 0, ext. H/VSYNC */
98*4882a593Smuzhiyun #endif
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #ifdef CONFIG_SYS_DP501_DIFFERENTIAL
101*4882a593Smuzhiyun 	i2c_reg_write(addr + 2, 0x24, 0x10); /* clock input differential */
102*4882a593Smuzhiyun 	i2c_reg_write(addr + 2, 0x25, 0x04);
103*4882a593Smuzhiyun 	i2c_reg_write(addr + 2, 0x26, 0x10);
104*4882a593Smuzhiyun #else
105*4882a593Smuzhiyun 	i2c_reg_write(addr + 2, 0x24, 0x02); /* clock input single ended */
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	i2c_reg_write(addr + 2, 0x1a, 0x04); /* SPDIF input method TTL */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	i2c_reg_write(addr + 2, 0x00, 0x18); /* driving strength */
111*4882a593Smuzhiyun 	i2c_reg_write(addr + 2, 0x03, 0x06); /* driving strength */
112*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x2c, 0x00); /* configure N value */
113*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x2d, 0x00); /* configure N value */
114*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x2e, 0x0c); /* configure N value */
115*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x76, 0xff); /* clear all interrupt */
116*4882a593Smuzhiyun 	dp501_setbits(addr, 0x78, 0x03); /* clear all interrupt */
117*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x75, 0xf8); /* aux channel reset */
118*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x75, 0x00); /* clear aux channel reset */
119*4882a593Smuzhiyun 	i2c_reg_write(addr, 0x87, 0x7f); /* set retry counter as 7
120*4882a593Smuzhiyun 					    retry interval 400us */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (dp501_detect_cable_adapter(addr)) {
123*4882a593Smuzhiyun 		printf("DVI/HDMI cable adapter detected\n");
124*4882a593Smuzhiyun 		i2c_reg_write(addr, 0x5e, 0x04); /* enable 4 channel */
125*4882a593Smuzhiyun 		dp501_clrbits(addr, 0x00, 0x08); /* DVI/HDMI HDCP operation */
126*4882a593Smuzhiyun 	} else {
127*4882a593Smuzhiyun 		printf("no DVI/HDMI cable adapter detected\n");
128*4882a593Smuzhiyun 		dp501_setbits(addr, 0x00, 0x08); /* for DP HDCP operation */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		dp501_link_training(addr);
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
dp501_powerdown(u8 addr)134*4882a593Smuzhiyun void dp501_powerdown(u8 addr)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	dp501_setbits(addr, 0x0a, 0x30); /* power down encoder, standby mode */
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 
dp501_probe(unsigned screen,bool power)140*4882a593Smuzhiyun int dp501_probe(unsigned screen, bool power)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun #ifdef CONFIG_SYS_DP501_BASE
143*4882a593Smuzhiyun 	uint8_t dp501_addr = dp501_base[screen];
144*4882a593Smuzhiyun #else
145*4882a593Smuzhiyun 	uint8_t dp501_addr = DP501_I2C_ADDR;
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #ifdef CONFIG_SYS_DP501_I2C
149*4882a593Smuzhiyun 	i2c_set_bus_num(dp501_i2c[screen]);
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	if (i2c_probe(dp501_addr))
153*4882a593Smuzhiyun 		return -1;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	dp501_powerup(dp501_addr);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return 0;
158*4882a593Smuzhiyun }
159