xref: /OK3568_Linux_fs/u-boot/board/gdsys/a38x/controlcenterdc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015 Stefan Roese <sr@denx.de>
3*4882a593Smuzhiyun  * Copyright (C) 2016 Mario Six <mario.six@gdsys.cc>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <miiphy.h>
11*4882a593Smuzhiyun #include <tpm.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/arch/cpu.h>
14*4882a593Smuzhiyun #include <asm-generic/gpio.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "../drivers/ddr/marvell/a38x/ddr3_a38x_topology.h"
17*4882a593Smuzhiyun #include "../arch/arm/mach-mvebu/serdes/a38x/high_speed_env_spec.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "keyprogram.h"
20*4882a593Smuzhiyun #include "dt_helpers.h"
21*4882a593Smuzhiyun #include "hydra.h"
22*4882a593Smuzhiyun #include "ihs_phys.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define ETH_PHY_CTRL_REG		0
27*4882a593Smuzhiyun #define ETH_PHY_CTRL_POWER_DOWN_BIT	11
28*4882a593Smuzhiyun #define ETH_PHY_CTRL_POWER_DOWN_MASK	(1 << ETH_PHY_CTRL_POWER_DOWN_BIT)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_OUT_ENA_LOW	0x7fffffff
31*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_OUT_ENA_MID	0xffffefff
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_OUT_VAL_LOW	0x0
34*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_OUT_VAL_MID	0x00001000
35*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_POL_LOW	0x0
36*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_POL_MID	0x0
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * Define the DDR layout / topology here in the board file. This will
40*4882a593Smuzhiyun  * be used by the DDR3 init code in the SPL U-Boot version to configure
41*4882a593Smuzhiyun  * the DDR3 controller.
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun static struct hws_topology_map ddr_topology_map = {
44*4882a593Smuzhiyun 	0x1, /* active interfaces */
45*4882a593Smuzhiyun 	/* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
46*4882a593Smuzhiyun 	{ { { {0x1, 0, 0, 0},
47*4882a593Smuzhiyun 	      {0x1, 0, 0, 0},
48*4882a593Smuzhiyun 	      {0x1, 0, 0, 0},
49*4882a593Smuzhiyun 	      {0x1, 0, 0, 0},
50*4882a593Smuzhiyun 	      {0x1, 0, 0, 0} },
51*4882a593Smuzhiyun 	    SPEED_BIN_DDR_1600K,	/* speed_bin */
52*4882a593Smuzhiyun 	    BUS_WIDTH_16,		/* memory_width */
53*4882a593Smuzhiyun 	    MEM_4G,			/* mem_size */
54*4882a593Smuzhiyun 	    DDR_FREQ_533,		/* frequency */
55*4882a593Smuzhiyun 	    0, 0,			/* cas_l cas_wl */
56*4882a593Smuzhiyun 	    HWS_TEMP_LOW,		/* temperature */
57*4882a593Smuzhiyun 	    HWS_TIM_DEFAULT} },		/* timing */
58*4882a593Smuzhiyun 	5,				/* Num Of Bus Per Interface*/
59*4882a593Smuzhiyun 	BUS_MASK_32BIT			/* Busses mask */
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static struct serdes_map serdes_topology_map[] = {
63*4882a593Smuzhiyun 	{SGMII0, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0},
64*4882a593Smuzhiyun 	{USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
65*4882a593Smuzhiyun 	/* SATA tx polarity is inverted */
66*4882a593Smuzhiyun 	{SATA1, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 1},
67*4882a593Smuzhiyun 	{SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0},
68*4882a593Smuzhiyun 	{DEFAULT_SERDES, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
69*4882a593Smuzhiyun 	{PEX2, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0}
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
hws_board_topology_load(struct serdes_map ** serdes_map_array,u8 * count)72*4882a593Smuzhiyun int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	*serdes_map_array = serdes_topology_map;
75*4882a593Smuzhiyun 	*count = ARRAY_SIZE(serdes_topology_map);
76*4882a593Smuzhiyun 	return 0;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
board_pex_config(void)79*4882a593Smuzhiyun void board_pex_config(void)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
82*4882a593Smuzhiyun 	uint k;
83*4882a593Smuzhiyun 	struct gpio_desc gpio = {};
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (!request_gpio_by_name(&gpio, "pca9698@22", 31, "fpga-program-gpio")) {
86*4882a593Smuzhiyun 		/* prepare FPGA reconfiguration */
87*4882a593Smuzhiyun 		dm_gpio_set_dir_flags(&gpio, GPIOD_IS_OUT);
88*4882a593Smuzhiyun 		dm_gpio_set_value(&gpio, 0);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 		/* give lunatic PCIe clock some time to stabilize */
91*4882a593Smuzhiyun 		mdelay(500);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 		/* start FPGA reconfiguration */
94*4882a593Smuzhiyun 		dm_gpio_set_dir_flags(&gpio, GPIOD_IS_IN);
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* wait for FPGA done */
98*4882a593Smuzhiyun 	if (!request_gpio_by_name(&gpio, "pca9698@22", 19, "fpga-done-gpio")) {
99*4882a593Smuzhiyun 		for (k = 0; k < 20; ++k) {
100*4882a593Smuzhiyun 			if (dm_gpio_get_value(&gpio)) {
101*4882a593Smuzhiyun 				printf("FPGA done after %u rounds\n", k);
102*4882a593Smuzhiyun 				break;
103*4882a593Smuzhiyun 			}
104*4882a593Smuzhiyun 			mdelay(100);
105*4882a593Smuzhiyun 		}
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* disable FPGA reset */
109*4882a593Smuzhiyun 	if (!request_gpio_by_name(&gpio, "gpio@18100", 6, "cpu-to-fpga-reset")) {
110*4882a593Smuzhiyun 		dm_gpio_set_dir_flags(&gpio, GPIOD_IS_OUT);
111*4882a593Smuzhiyun 		dm_gpio_set_value(&gpio, 1);
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* wait for FPGA ready */
115*4882a593Smuzhiyun 	if (!request_gpio_by_name(&gpio, "pca9698@22", 27, "fpga-ready-gpio")) {
116*4882a593Smuzhiyun 		for (k = 0; k < 2; ++k) {
117*4882a593Smuzhiyun 			if (!dm_gpio_get_value(&gpio))
118*4882a593Smuzhiyun 				break;
119*4882a593Smuzhiyun 			mdelay(100);
120*4882a593Smuzhiyun 		}
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
ddr3_get_topology_map(void)125*4882a593Smuzhiyun struct hws_topology_map *ddr3_get_topology_map(void)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	return &ddr_topology_map;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
board_early_init_f(void)130*4882a593Smuzhiyun int board_early_init_f(void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
133*4882a593Smuzhiyun 	/* Configure MPP */
134*4882a593Smuzhiyun 	writel(0x00111111, MVEBU_MPP_BASE + 0x00);
135*4882a593Smuzhiyun 	writel(0x40040000, MVEBU_MPP_BASE + 0x04);
136*4882a593Smuzhiyun 	writel(0x00466444, MVEBU_MPP_BASE + 0x08);
137*4882a593Smuzhiyun 	writel(0x00043300, MVEBU_MPP_BASE + 0x0c);
138*4882a593Smuzhiyun 	writel(0x44400000, MVEBU_MPP_BASE + 0x10);
139*4882a593Smuzhiyun 	writel(0x20000334, MVEBU_MPP_BASE + 0x14);
140*4882a593Smuzhiyun 	writel(0x40000000, MVEBU_MPP_BASE + 0x18);
141*4882a593Smuzhiyun 	writel(0x00004444, MVEBU_MPP_BASE + 0x1c);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* Set GPP Out value */
144*4882a593Smuzhiyun 	writel(DB_GP_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
145*4882a593Smuzhiyun 	writel(DB_GP_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* Set GPP Polarity */
148*4882a593Smuzhiyun 	writel(DB_GP_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
149*4882a593Smuzhiyun 	writel(DB_GP_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* Set GPP Out Enable */
152*4882a593Smuzhiyun 	writel(DB_GP_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
153*4882a593Smuzhiyun 	writel(DB_GP_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
board_init(void)159*4882a593Smuzhiyun int board_init(void)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	/* Address of boot parameters */
162*4882a593Smuzhiyun 	gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
init_host_phys(struct mii_dev * bus)168*4882a593Smuzhiyun void init_host_phys(struct mii_dev *bus)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	uint k;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	for (k = 0; k < 2; ++k) {
173*4882a593Smuzhiyun 		struct phy_device *phydev;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 		phydev = phy_find_by_mask(bus, 1 << k,
176*4882a593Smuzhiyun 					  PHY_INTERFACE_MODE_SGMII);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		if (phydev)
179*4882a593Smuzhiyun 			phy_config(phydev);
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
ccdc_eth_init(void)183*4882a593Smuzhiyun int ccdc_eth_init(void)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	uint k;
186*4882a593Smuzhiyun 	uint octo_phy_mask = 0;
187*4882a593Smuzhiyun 	int ret;
188*4882a593Smuzhiyun 	struct mii_dev *bus;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Init SoC's phys */
191*4882a593Smuzhiyun 	bus = miiphy_get_dev_by_name("ethernet@34000");
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (bus)
194*4882a593Smuzhiyun 		init_host_phys(bus);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	bus = miiphy_get_dev_by_name("ethernet@70000");
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (bus)
199*4882a593Smuzhiyun 		init_host_phys(bus);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* Init octo phys */
202*4882a593Smuzhiyun 	octo_phy_mask = calculate_octo_phy_mask();
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	printf("IHS PHYS: %08x", octo_phy_mask);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	ret = init_octo_phys(octo_phy_mask);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (ret)
209*4882a593Smuzhiyun 		return ret;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	printf("\n");
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (!get_fpga()) {
214*4882a593Smuzhiyun 		puts("fpga was NULL\n");
215*4882a593Smuzhiyun 		return 1;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* reset all FPGA-QSGMII instances */
219*4882a593Smuzhiyun 	for (k = 0; k < 80; ++k)
220*4882a593Smuzhiyun 		writel(1 << 31, get_fpga()->qsgmii_port_state[k]);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	udelay(100);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	for (k = 0; k < 80; ++k)
225*4882a593Smuzhiyun 		writel(0, get_fpga()->qsgmii_port_state[k]);
226*4882a593Smuzhiyun 	return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #endif
230*4882a593Smuzhiyun 
board_late_init(void)231*4882a593Smuzhiyun int board_late_init(void)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
234*4882a593Smuzhiyun 	hydra_initialize();
235*4882a593Smuzhiyun #endif
236*4882a593Smuzhiyun 	return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
board_fix_fdt(void * rw_fdt_blob)239*4882a593Smuzhiyun int board_fix_fdt(void *rw_fdt_blob)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct udevice *bus = NULL;
242*4882a593Smuzhiyun 	uint k;
243*4882a593Smuzhiyun 	char name[64];
244*4882a593Smuzhiyun 	int err;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	err = uclass_get_device_by_name(UCLASS_I2C, "i2c@11000", &bus);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (err) {
249*4882a593Smuzhiyun 		printf("Could not get I2C bus.\n");
250*4882a593Smuzhiyun 		return err;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	for (k = 0x21; k <= 0x26; k++) {
254*4882a593Smuzhiyun 		snprintf(name, 64,
255*4882a593Smuzhiyun 			 "/soc/internal-regs/i2c@11000/pca9698@%02x", k);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 		if (!dm_i2c_simple_probe(bus, k))
258*4882a593Smuzhiyun 			fdt_disable_by_ofname(rw_fdt_blob, name);
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
last_stage_init(void)264*4882a593Smuzhiyun int last_stage_init(void)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
267*4882a593Smuzhiyun 	ccdc_eth_init();
268*4882a593Smuzhiyun #endif
269*4882a593Smuzhiyun 	if (tpm_init() || tpm_startup(TPM_ST_CLEAR) ||
270*4882a593Smuzhiyun 	    tpm_continue_self_test()) {
271*4882a593Smuzhiyun 		return 1;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	mdelay(37);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	flush_keys();
277*4882a593Smuzhiyun 	load_and_run_keyprog();
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281