xref: /OK3568_Linux_fs/u-boot/board/gateworks/gw_ventana/gsc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2013 Gateworks Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Tim Harvey <tharvey@gateworks.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <i2c.h>
12*4882a593Smuzhiyun #include <linux/ctype.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "ventana_eeprom.h"
15*4882a593Smuzhiyun #include "gsc.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * The Gateworks System Controller will fail to ACK a master transaction if
19*4882a593Smuzhiyun  * it is busy, which can occur during its 1HZ timer tick while reading ADC's.
20*4882a593Smuzhiyun  * When this does occur, it will never be busy long enough to fail more than
21*4882a593Smuzhiyun  * 2 back-to-back transfers.  Thus we wrap i2c_read and i2c_write with
22*4882a593Smuzhiyun  * 3 retries.
23*4882a593Smuzhiyun  */
gsc_i2c_read(uchar chip,uint addr,int alen,uchar * buf,int len)24*4882a593Smuzhiyun int gsc_i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	int retry = 3;
27*4882a593Smuzhiyun 	int n = 0;
28*4882a593Smuzhiyun 	int ret;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	while (n++ < retry) {
31*4882a593Smuzhiyun 		ret = i2c_read(chip, addr, alen, buf, len);
32*4882a593Smuzhiyun 		if (!ret)
33*4882a593Smuzhiyun 			break;
34*4882a593Smuzhiyun 		debug("%s: 0x%02x 0x%02x retry%d: %d\n", __func__, chip, addr,
35*4882a593Smuzhiyun 		      n, ret);
36*4882a593Smuzhiyun 		if (ret != -ENODEV)
37*4882a593Smuzhiyun 			break;
38*4882a593Smuzhiyun 		mdelay(10);
39*4882a593Smuzhiyun 	}
40*4882a593Smuzhiyun 	return ret;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
gsc_i2c_write(uchar chip,uint addr,int alen,uchar * buf,int len)43*4882a593Smuzhiyun int gsc_i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	int retry = 3;
46*4882a593Smuzhiyun 	int n = 0;
47*4882a593Smuzhiyun 	int ret;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	while (n++ < retry) {
50*4882a593Smuzhiyun 		ret = i2c_write(chip, addr, alen, buf, len);
51*4882a593Smuzhiyun 		if (!ret)
52*4882a593Smuzhiyun 			break;
53*4882a593Smuzhiyun 		debug("%s: 0x%02x 0x%02x retry%d: %d\n", __func__, chip, addr,
54*4882a593Smuzhiyun 		      n, ret);
55*4882a593Smuzhiyun 		if (ret != -ENODEV)
56*4882a593Smuzhiyun 			break;
57*4882a593Smuzhiyun 		mdelay(10);
58*4882a593Smuzhiyun 	}
59*4882a593Smuzhiyun 	mdelay(100);
60*4882a593Smuzhiyun 	return ret;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
read_hwmon(const char * name,uint reg,uint size)63*4882a593Smuzhiyun static void read_hwmon(const char *name, uint reg, uint size)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	unsigned char buf[3];
66*4882a593Smuzhiyun 	uint ui;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	printf("%-8s:", name);
69*4882a593Smuzhiyun 	memset(buf, 0, sizeof(buf));
70*4882a593Smuzhiyun 	if (gsc_i2c_read(GSC_HWMON_ADDR, reg, 1, buf, size)) {
71*4882a593Smuzhiyun 		puts("fRD\n");
72*4882a593Smuzhiyun 	} else {
73*4882a593Smuzhiyun 		ui = buf[0] | (buf[1]<<8) | (buf[2]<<16);
74*4882a593Smuzhiyun 		if (reg == GSC_HWMON_TEMP && ui > 0x8000)
75*4882a593Smuzhiyun 			ui -= 0xffff;
76*4882a593Smuzhiyun 		if (ui == 0xffffff)
77*4882a593Smuzhiyun 			puts("invalid\n");
78*4882a593Smuzhiyun 		else
79*4882a593Smuzhiyun 			printf("%d\n", ui);
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
gsc_info(int verbose)83*4882a593Smuzhiyun int gsc_info(int verbose)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	unsigned char buf[16];
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	i2c_set_bus_num(0);
88*4882a593Smuzhiyun 	if (gsc_i2c_read(GSC_SC_ADDR, 0, 1, buf, 16))
89*4882a593Smuzhiyun 		return CMD_RET_FAILURE;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	printf("GSC:   v%d", buf[GSC_SC_FWVER]);
92*4882a593Smuzhiyun 	printf(" 0x%04x", buf[GSC_SC_FWCRC] | buf[GSC_SC_FWCRC+1]<<8);
93*4882a593Smuzhiyun 	printf(" WDT:%sabled", (buf[GSC_SC_CTRL1] & (1<<GSC_SC_CTRL1_WDEN))
94*4882a593Smuzhiyun 		? "en" : "dis");
95*4882a593Smuzhiyun 	if (buf[GSC_SC_STATUS] & (1 << GSC_SC_IRQ_WATCHDOG)) {
96*4882a593Smuzhiyun 		buf[GSC_SC_STATUS] &= ~(1 << GSC_SC_IRQ_WATCHDOG);
97*4882a593Smuzhiyun 		puts(" WDT_RESET");
98*4882a593Smuzhiyun 		gsc_i2c_write(GSC_SC_ADDR, GSC_SC_STATUS, 1,
99*4882a593Smuzhiyun 			      &buf[GSC_SC_STATUS], 1);
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 	if (!gsc_i2c_read(GSC_HWMON_ADDR, GSC_HWMON_TEMP, 1, buf, 2)) {
102*4882a593Smuzhiyun 		int ui = buf[0] | buf[1]<<8;
103*4882a593Smuzhiyun 		if (ui > 0x8000)
104*4882a593Smuzhiyun 			ui -= 0xffff;
105*4882a593Smuzhiyun 		printf(" board temp at %dC", ui / 10);
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 	puts("\n");
108*4882a593Smuzhiyun 	if (!verbose)
109*4882a593Smuzhiyun 		return CMD_RET_SUCCESS;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	read_hwmon("Temp",     GSC_HWMON_TEMP, 2);
112*4882a593Smuzhiyun 	read_hwmon("VIN",      GSC_HWMON_VIN, 3);
113*4882a593Smuzhiyun 	read_hwmon("VBATT",    GSC_HWMON_VBATT, 3);
114*4882a593Smuzhiyun 	read_hwmon("VDD_3P3",  GSC_HWMON_VDD_3P3, 3);
115*4882a593Smuzhiyun 	read_hwmon("VDD_ARM",  GSC_HWMON_VDD_CORE, 3);
116*4882a593Smuzhiyun 	read_hwmon("VDD_SOC",  GSC_HWMON_VDD_SOC, 3);
117*4882a593Smuzhiyun 	read_hwmon("VDD_HIGH", GSC_HWMON_VDD_HIGH, 3);
118*4882a593Smuzhiyun 	read_hwmon("VDD_DDR",  GSC_HWMON_VDD_DDR, 3);
119*4882a593Smuzhiyun 	read_hwmon("VDD_5P0",  GSC_HWMON_VDD_5P0, 3);
120*4882a593Smuzhiyun 	if (strncasecmp((const char*) ventana_info.model, "GW553", 5))
121*4882a593Smuzhiyun 		read_hwmon("VDD_2P5",  GSC_HWMON_VDD_2P5, 3);
122*4882a593Smuzhiyun 	read_hwmon("VDD_1P8",  GSC_HWMON_VDD_1P8, 3);
123*4882a593Smuzhiyun 	read_hwmon("VDD_IO2",  GSC_HWMON_VDD_IO2, 3);
124*4882a593Smuzhiyun 	switch (ventana_info.model[3]) {
125*4882a593Smuzhiyun 	case '1': /* GW51xx */
126*4882a593Smuzhiyun 		read_hwmon("VDD_IO3",  GSC_HWMON_VDD_IO4, 3); /* -C rev */
127*4882a593Smuzhiyun 		break;
128*4882a593Smuzhiyun 	case '2': /* GW52xx */
129*4882a593Smuzhiyun 		break;
130*4882a593Smuzhiyun 	case '3': /* GW53xx */
131*4882a593Smuzhiyun 		read_hwmon("VDD_IO4",  GSC_HWMON_VDD_IO4, 3); /* -C rev */
132*4882a593Smuzhiyun 		read_hwmon("VDD_GPS",  GSC_HWMON_VDD_IO3, 3);
133*4882a593Smuzhiyun 		break;
134*4882a593Smuzhiyun 	case '4': /* GW54xx */
135*4882a593Smuzhiyun 		read_hwmon("VDD_IO3",  GSC_HWMON_VDD_IO4, 3); /* -C rev */
136*4882a593Smuzhiyun 		read_hwmon("VDD_GPS",  GSC_HWMON_VDD_IO3, 3);
137*4882a593Smuzhiyun 		break;
138*4882a593Smuzhiyun 	case '5': /* GW55xx */
139*4882a593Smuzhiyun 		break;
140*4882a593Smuzhiyun 	case '6': /* GW560x */
141*4882a593Smuzhiyun 		read_hwmon("VDD_IO4",  GSC_HWMON_VDD_IO4, 3);
142*4882a593Smuzhiyun 		read_hwmon("VDD_GPS",  GSC_HWMON_VDD_IO3, 3);
143*4882a593Smuzhiyun 		break;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 	return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun  *  The Gateworks System Controller implements a boot
150*4882a593Smuzhiyun  *  watchdog (always enabled) as a workaround for IMX6 boot related
151*4882a593Smuzhiyun  *  errata such as:
152*4882a593Smuzhiyun  *    ERR005768 - no fix scheduled
153*4882a593Smuzhiyun  *    ERR006282 - fixed in silicon r1.2
154*4882a593Smuzhiyun  *    ERR007117 - fixed in silicon r1.3
155*4882a593Smuzhiyun  *    ERR007220 - fixed in silicon r1.3
156*4882a593Smuzhiyun  *    ERR007926 - no fix scheduled
157*4882a593Smuzhiyun  *  see http://cache.freescale.com/files/32bit/doc/errata/IMX6DQCE.pdf
158*4882a593Smuzhiyun  *
159*4882a593Smuzhiyun  * Disable the boot watchdog
160*4882a593Smuzhiyun  */
gsc_boot_wd_disable(void)161*4882a593Smuzhiyun int gsc_boot_wd_disable(void)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	u8 reg;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	i2c_set_bus_num(CONFIG_I2C_GSC);
166*4882a593Smuzhiyun 	if (!gsc_i2c_read(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1)) {
167*4882a593Smuzhiyun 		reg |= (1 << GSC_SC_CTRL1_WDDIS);
168*4882a593Smuzhiyun 		if (!gsc_i2c_write(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1))
169*4882a593Smuzhiyun 			return 0;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 	puts("Error: could not disable GSC Watchdog\n");
172*4882a593Smuzhiyun 	return 1;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #ifdef CONFIG_CMD_GSC
do_gsc_sleep(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])176*4882a593Smuzhiyun static int do_gsc_sleep(cmd_tbl_t *cmdtp, int flag, int argc,
177*4882a593Smuzhiyun 			char * const argv[])
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	unsigned char reg;
180*4882a593Smuzhiyun 	unsigned long secs = 0;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (argc < 2)
183*4882a593Smuzhiyun 		return CMD_RET_USAGE;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	secs = simple_strtoul(argv[1], NULL, 10);
186*4882a593Smuzhiyun 	printf("GSC Sleeping for %ld seconds\n", secs);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	i2c_set_bus_num(0);
189*4882a593Smuzhiyun 	reg = (secs >> 24) & 0xff;
190*4882a593Smuzhiyun 	if (gsc_i2c_write(GSC_SC_ADDR, 9, 1, &reg, 1))
191*4882a593Smuzhiyun 		goto error;
192*4882a593Smuzhiyun 	reg = (secs >> 16) & 0xff;
193*4882a593Smuzhiyun 	if (gsc_i2c_write(GSC_SC_ADDR, 8, 1, &reg, 1))
194*4882a593Smuzhiyun 		goto error;
195*4882a593Smuzhiyun 	reg = (secs >> 8) & 0xff;
196*4882a593Smuzhiyun 	if (gsc_i2c_write(GSC_SC_ADDR, 7, 1, &reg, 1))
197*4882a593Smuzhiyun 		goto error;
198*4882a593Smuzhiyun 	reg = secs & 0xff;
199*4882a593Smuzhiyun 	if (gsc_i2c_write(GSC_SC_ADDR, 6, 1, &reg, 1))
200*4882a593Smuzhiyun 		goto error;
201*4882a593Smuzhiyun 	if (gsc_i2c_read(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1))
202*4882a593Smuzhiyun 		goto error;
203*4882a593Smuzhiyun 	reg |= (1 << 2);
204*4882a593Smuzhiyun 	if (gsc_i2c_write(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1))
205*4882a593Smuzhiyun 		goto error;
206*4882a593Smuzhiyun 	reg &= ~(1 << 2);
207*4882a593Smuzhiyun 	reg |= 0x3;
208*4882a593Smuzhiyun 	if (gsc_i2c_write(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1))
209*4882a593Smuzhiyun 		goto error;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return CMD_RET_SUCCESS;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun error:
214*4882a593Smuzhiyun 	printf("i2c error\n");
215*4882a593Smuzhiyun 	return CMD_RET_FAILURE;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
do_gsc_wd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])218*4882a593Smuzhiyun static int do_gsc_wd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	unsigned char reg;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	if (argc < 2)
223*4882a593Smuzhiyun 		return CMD_RET_USAGE;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	if (strcasecmp(argv[1], "enable") == 0) {
226*4882a593Smuzhiyun 		int timeout = 0;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		if (argc > 2)
229*4882a593Smuzhiyun 			timeout = simple_strtoul(argv[2], NULL, 10);
230*4882a593Smuzhiyun 		i2c_set_bus_num(0);
231*4882a593Smuzhiyun 		if (gsc_i2c_read(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1))
232*4882a593Smuzhiyun 			return CMD_RET_FAILURE;
233*4882a593Smuzhiyun 		reg &= ~((1 << GSC_SC_CTRL1_WDEN) | (1 << GSC_SC_CTRL1_WDTIME));
234*4882a593Smuzhiyun 		if (timeout == 60)
235*4882a593Smuzhiyun 			reg |= (1 << GSC_SC_CTRL1_WDTIME);
236*4882a593Smuzhiyun 		else
237*4882a593Smuzhiyun 			timeout = 30;
238*4882a593Smuzhiyun 		reg |= (1 << GSC_SC_CTRL1_WDEN);
239*4882a593Smuzhiyun 		if (gsc_i2c_write(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1))
240*4882a593Smuzhiyun 			return CMD_RET_FAILURE;
241*4882a593Smuzhiyun 		printf("GSC Watchdog enabled with timeout=%d seconds\n",
242*4882a593Smuzhiyun 		       timeout);
243*4882a593Smuzhiyun 	} else if (strcasecmp(argv[1], "disable") == 0) {
244*4882a593Smuzhiyun 		i2c_set_bus_num(0);
245*4882a593Smuzhiyun 		if (gsc_i2c_read(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1))
246*4882a593Smuzhiyun 			return CMD_RET_FAILURE;
247*4882a593Smuzhiyun 		reg &= ~((1 << GSC_SC_CTRL1_WDEN) | (1 << GSC_SC_CTRL1_WDTIME));
248*4882a593Smuzhiyun 		if (gsc_i2c_write(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1))
249*4882a593Smuzhiyun 			return CMD_RET_FAILURE;
250*4882a593Smuzhiyun 		printf("GSC Watchdog disabled\n");
251*4882a593Smuzhiyun 	} else {
252*4882a593Smuzhiyun 		return CMD_RET_USAGE;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 	return CMD_RET_SUCCESS;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
do_gsc(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])257*4882a593Smuzhiyun static int do_gsc(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	if (argc < 2)
260*4882a593Smuzhiyun 		return gsc_info(1);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (strcasecmp(argv[1], "wd") == 0)
263*4882a593Smuzhiyun 		return do_gsc_wd(cmdtp, flag, --argc, ++argv);
264*4882a593Smuzhiyun 	else if (strcasecmp(argv[1], "sleep") == 0)
265*4882a593Smuzhiyun 		return do_gsc_sleep(cmdtp, flag, --argc, ++argv);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	return CMD_RET_USAGE;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun U_BOOT_CMD(
271*4882a593Smuzhiyun 	gsc, 4, 1, do_gsc, "GSC configuration",
272*4882a593Smuzhiyun 	"[wd enable [30|60]]|[wd disable]|[sleep <secs>]\n"
273*4882a593Smuzhiyun 	);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #endif /* CONFIG_CMD_GSC */
276