1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
10*4882a593Smuzhiyun #include <asm/arch/iomux-vf610.h>
11*4882a593Smuzhiyun #include <asm/arch/ddrmc-vf610.h>
12*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <mmc.h>
15*4882a593Smuzhiyun #include <fsl_esdhc.h>
16*4882a593Smuzhiyun #include <miiphy.h>
17*4882a593Smuzhiyun #include <netdev.h>
18*4882a593Smuzhiyun #include <i2c.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
23*4882a593Smuzhiyun PAD_CTL_DSE_25ohm | PAD_CTL_OBE_IBE_ENABLE)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define ESDHC_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_HIGH | \
26*4882a593Smuzhiyun PAD_CTL_DSE_20ohm | PAD_CTL_OBE_IBE_ENABLE)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_HIGH | \
29*4882a593Smuzhiyun PAD_CTL_DSE_50ohm | PAD_CTL_OBE_IBE_ENABLE)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static struct ddrmc_cr_setting vf610twr_cr_settings[] = {
32*4882a593Smuzhiyun /* levelling */
33*4882a593Smuzhiyun { DDRMC_CR97_WRLVL_EN, 97 },
34*4882a593Smuzhiyun { DDRMC_CR98_WRLVL_DL_0(0), 98 },
35*4882a593Smuzhiyun { DDRMC_CR99_WRLVL_DL_1(0), 99 },
36*4882a593Smuzhiyun { DDRMC_CR102_RDLVL_REG_EN | DDRMC_CR102_RDLVL_GT_REGEN, 102 },
37*4882a593Smuzhiyun { DDRMC_CR105_RDLVL_DL_0(0), 105 },
38*4882a593Smuzhiyun { DDRMC_CR106_RDLVL_GTDL_0(4), 106 },
39*4882a593Smuzhiyun { DDRMC_CR110_RDLVL_DL_1(0) | DDRMC_CR110_RDLVL_GTDL_1(4), 110 },
40*4882a593Smuzhiyun /* AXI */
41*4882a593Smuzhiyun { DDRMC_CR117_AXI0_W_PRI(0) | DDRMC_CR117_AXI0_R_PRI(0), 117 },
42*4882a593Smuzhiyun { DDRMC_CR118_AXI1_W_PRI(1) | DDRMC_CR118_AXI1_R_PRI(1), 118 },
43*4882a593Smuzhiyun { DDRMC_CR120_AXI0_PRI1_RPRI(2) |
44*4882a593Smuzhiyun DDRMC_CR120_AXI0_PRI0_RPRI(2), 120 },
45*4882a593Smuzhiyun { DDRMC_CR121_AXI0_PRI3_RPRI(2) |
46*4882a593Smuzhiyun DDRMC_CR121_AXI0_PRI2_RPRI(2), 121 },
47*4882a593Smuzhiyun { DDRMC_CR122_AXI1_PRI1_RPRI(1) | DDRMC_CR122_AXI1_PRI0_RPRI(1) |
48*4882a593Smuzhiyun DDRMC_CR122_AXI0_PRIRLX(100), 122 },
49*4882a593Smuzhiyun { DDRMC_CR123_AXI1_P_ODR_EN | DDRMC_CR123_AXI1_PRI3_RPRI(1) |
50*4882a593Smuzhiyun DDRMC_CR123_AXI1_PRI2_RPRI(1), 123 },
51*4882a593Smuzhiyun { DDRMC_CR124_AXI1_PRIRLX(100), 124 },
52*4882a593Smuzhiyun { DDRMC_CR126_PHY_RDLAT(8), 126 },
53*4882a593Smuzhiyun { DDRMC_CR132_WRLAT_ADJ(5) |
54*4882a593Smuzhiyun DDRMC_CR132_RDLAT_ADJ(6), 132 },
55*4882a593Smuzhiyun { DDRMC_CR137_PHYCTL_DL(2), 137 },
56*4882a593Smuzhiyun { DDRMC_CR138_PHY_WRLV_MXDL(256) |
57*4882a593Smuzhiyun DDRMC_CR138_PHYDRAM_CK_EN(1), 138 },
58*4882a593Smuzhiyun { DDRMC_CR139_PHY_WRLV_RESPLAT(4) | DDRMC_CR139_PHY_WRLV_LOAD(7) |
59*4882a593Smuzhiyun DDRMC_CR139_PHY_WRLV_DLL(3) |
60*4882a593Smuzhiyun DDRMC_CR139_PHY_WRLV_EN(3), 139 },
61*4882a593Smuzhiyun { DDRMC_CR140_PHY_WRLV_WW(64), 140 },
62*4882a593Smuzhiyun { DDRMC_CR143_RDLV_GAT_MXDL(1536) |
63*4882a593Smuzhiyun DDRMC_CR143_RDLV_MXDL(128), 143 },
64*4882a593Smuzhiyun { DDRMC_CR144_PHY_RDLVL_RES(4) | DDRMC_CR144_PHY_RDLV_LOAD(7) |
65*4882a593Smuzhiyun DDRMC_CR144_PHY_RDLV_DLL(3) |
66*4882a593Smuzhiyun DDRMC_CR144_PHY_RDLV_EN(3), 144 },
67*4882a593Smuzhiyun { DDRMC_CR145_PHY_RDLV_RR(64), 145 },
68*4882a593Smuzhiyun { DDRMC_CR146_PHY_RDLVL_RESP(64), 146 },
69*4882a593Smuzhiyun { DDRMC_CR147_RDLV_RESP_MASK(983040), 147 },
70*4882a593Smuzhiyun { DDRMC_CR148_RDLV_GATE_RESP_MASK(983040), 148 },
71*4882a593Smuzhiyun { DDRMC_CR151_RDLV_GAT_DQ_ZERO_CNT(1) |
72*4882a593Smuzhiyun DDRMC_CR151_RDLVL_DQ_ZERO_CNT(1), 151 },
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun { DDRMC_CR154_PAD_ZQ_EARLY_CMP_EN_TIMER(13) |
75*4882a593Smuzhiyun DDRMC_CR154_PAD_ZQ_MODE(1) |
76*4882a593Smuzhiyun DDRMC_CR154_DDR_SEL_PAD_CONTR(3) |
77*4882a593Smuzhiyun DDRMC_CR154_PAD_ZQ_HW_FOR(1), 154 },
78*4882a593Smuzhiyun { DDRMC_CR155_PAD_ODT_BYTE1(1) | DDRMC_CR155_PAD_ODT_BYTE0(1), 155 },
79*4882a593Smuzhiyun { DDRMC_CR158_TWR(6), 158 },
80*4882a593Smuzhiyun { DDRMC_CR161_ODT_EN(1) | DDRMC_CR161_TODTH_RD(2) |
81*4882a593Smuzhiyun DDRMC_CR161_TODTH_WR(2), 161 },
82*4882a593Smuzhiyun /* end marker */
83*4882a593Smuzhiyun { 0, -1 }
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
dram_init(void)86*4882a593Smuzhiyun int dram_init(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun static const struct ddr3_jedec_timings timings = {
89*4882a593Smuzhiyun .tinit = 5,
90*4882a593Smuzhiyun .trst_pwron = 80000,
91*4882a593Smuzhiyun .cke_inactive = 200000,
92*4882a593Smuzhiyun .wrlat = 5,
93*4882a593Smuzhiyun .caslat_lin = 12,
94*4882a593Smuzhiyun .trc = 21,
95*4882a593Smuzhiyun .trrd = 4,
96*4882a593Smuzhiyun .tccd = 4,
97*4882a593Smuzhiyun .tbst_int_interval = 0,
98*4882a593Smuzhiyun .tfaw = 20,
99*4882a593Smuzhiyun .trp = 6,
100*4882a593Smuzhiyun .twtr = 4,
101*4882a593Smuzhiyun .tras_min = 15,
102*4882a593Smuzhiyun .tmrd = 4,
103*4882a593Smuzhiyun .trtp = 4,
104*4882a593Smuzhiyun .tras_max = 28080,
105*4882a593Smuzhiyun .tmod = 12,
106*4882a593Smuzhiyun .tckesr = 4,
107*4882a593Smuzhiyun .tcke = 3,
108*4882a593Smuzhiyun .trcd_int = 6,
109*4882a593Smuzhiyun .tras_lockout = 0,
110*4882a593Smuzhiyun .tdal = 12,
111*4882a593Smuzhiyun .bstlen = 3,
112*4882a593Smuzhiyun .tdll = 512,
113*4882a593Smuzhiyun .trp_ab = 6,
114*4882a593Smuzhiyun .tref = 3120,
115*4882a593Smuzhiyun .trfc = 44,
116*4882a593Smuzhiyun .tref_int = 0,
117*4882a593Smuzhiyun .tpdex = 3,
118*4882a593Smuzhiyun .txpdll = 10,
119*4882a593Smuzhiyun .txsnr = 48,
120*4882a593Smuzhiyun .txsr = 468,
121*4882a593Smuzhiyun .cksrx = 5,
122*4882a593Smuzhiyun .cksre = 5,
123*4882a593Smuzhiyun .freq_chg_en = 0,
124*4882a593Smuzhiyun .zqcl = 256,
125*4882a593Smuzhiyun .zqinit = 512,
126*4882a593Smuzhiyun .zqcs = 64,
127*4882a593Smuzhiyun .ref_per_zq = 64,
128*4882a593Smuzhiyun .zqcs_rotate = 0,
129*4882a593Smuzhiyun .aprebit = 10,
130*4882a593Smuzhiyun .cmd_age_cnt = 64,
131*4882a593Smuzhiyun .age_cnt = 64,
132*4882a593Smuzhiyun .q_fullness = 7,
133*4882a593Smuzhiyun .odt_rd_mapcs0 = 0,
134*4882a593Smuzhiyun .odt_wr_mapcs0 = 1,
135*4882a593Smuzhiyun .wlmrd = 40,
136*4882a593Smuzhiyun .wldqsen = 25,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ddrmc_setup_iomux(NULL, 0);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun ddrmc_ctrl_init_ddr3(&timings, vf610twr_cr_settings, NULL, 1, 3);
142*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
setup_iomux_uart(void)147*4882a593Smuzhiyun static void setup_iomux_uart(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun static const iomux_v3_cfg_t uart1_pads[] = {
150*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTB4__UART1_TX, UART_PAD_CTRL),
151*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTB5__UART1_RX, UART_PAD_CTRL),
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
setup_iomux_enet(void)157*4882a593Smuzhiyun static void setup_iomux_enet(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun static const iomux_v3_cfg_t enet0_pads[] = {
160*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTA6__RMII0_CLKIN, ENET_PAD_CTRL),
161*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTC1__RMII0_MDIO, ENET_PAD_CTRL),
162*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTC0__RMII0_MDC, ENET_PAD_CTRL),
163*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTC2__RMII0_CRS_DV, ENET_PAD_CTRL),
164*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTC3__RMII0_RD1, ENET_PAD_CTRL),
165*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTC4__RMII0_RD0, ENET_PAD_CTRL),
166*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTC5__RMII0_RXER, ENET_PAD_CTRL),
167*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTC6__RMII0_TD1, ENET_PAD_CTRL),
168*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTC7__RMII0_TD0, ENET_PAD_CTRL),
169*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTC8__RMII0_TXEN, ENET_PAD_CTRL),
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet0_pads, ARRAY_SIZE(enet0_pads));
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
setup_iomux_i2c(void)175*4882a593Smuzhiyun static void setup_iomux_i2c(void)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun static const iomux_v3_cfg_t i2c0_pads[] = {
178*4882a593Smuzhiyun VF610_PAD_PTB14__I2C0_SCL,
179*4882a593Smuzhiyun VF610_PAD_PTB15__I2C0_SDA,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(i2c0_pads, ARRAY_SIZE(i2c0_pads));
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #ifdef CONFIG_NAND_VF610_NFC
setup_iomux_nfc(void)186*4882a593Smuzhiyun static void setup_iomux_nfc(void)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun static const iomux_v3_cfg_t nfc_pads[] = {
189*4882a593Smuzhiyun VF610_PAD_PTD31__NF_IO15,
190*4882a593Smuzhiyun VF610_PAD_PTD30__NF_IO14,
191*4882a593Smuzhiyun VF610_PAD_PTD29__NF_IO13,
192*4882a593Smuzhiyun VF610_PAD_PTD28__NF_IO12,
193*4882a593Smuzhiyun VF610_PAD_PTD27__NF_IO11,
194*4882a593Smuzhiyun VF610_PAD_PTD26__NF_IO10,
195*4882a593Smuzhiyun VF610_PAD_PTD25__NF_IO9,
196*4882a593Smuzhiyun VF610_PAD_PTD24__NF_IO8,
197*4882a593Smuzhiyun VF610_PAD_PTD23__NF_IO7,
198*4882a593Smuzhiyun VF610_PAD_PTD22__NF_IO6,
199*4882a593Smuzhiyun VF610_PAD_PTD21__NF_IO5,
200*4882a593Smuzhiyun VF610_PAD_PTD20__NF_IO4,
201*4882a593Smuzhiyun VF610_PAD_PTD19__NF_IO3,
202*4882a593Smuzhiyun VF610_PAD_PTD18__NF_IO2,
203*4882a593Smuzhiyun VF610_PAD_PTD17__NF_IO1,
204*4882a593Smuzhiyun VF610_PAD_PTD16__NF_IO0,
205*4882a593Smuzhiyun VF610_PAD_PTB24__NF_WE_B,
206*4882a593Smuzhiyun VF610_PAD_PTB25__NF_CE0_B,
207*4882a593Smuzhiyun VF610_PAD_PTB27__NF_RE_B,
208*4882a593Smuzhiyun VF610_PAD_PTC26__NF_RB_B,
209*4882a593Smuzhiyun VF610_PAD_PTC27__NF_ALE,
210*4882a593Smuzhiyun VF610_PAD_PTC28__NF_CLE
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(nfc_pads, ARRAY_SIZE(nfc_pads));
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun
setup_iomux_qspi(void)218*4882a593Smuzhiyun static void setup_iomux_qspi(void)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun static const iomux_v3_cfg_t qspi0_pads[] = {
221*4882a593Smuzhiyun VF610_PAD_PTD0__QSPI0_A_QSCK,
222*4882a593Smuzhiyun VF610_PAD_PTD1__QSPI0_A_CS0,
223*4882a593Smuzhiyun VF610_PAD_PTD2__QSPI0_A_DATA3,
224*4882a593Smuzhiyun VF610_PAD_PTD3__QSPI0_A_DATA2,
225*4882a593Smuzhiyun VF610_PAD_PTD4__QSPI0_A_DATA1,
226*4882a593Smuzhiyun VF610_PAD_PTD5__QSPI0_A_DATA0,
227*4882a593Smuzhiyun VF610_PAD_PTD7__QSPI0_B_QSCK,
228*4882a593Smuzhiyun VF610_PAD_PTD8__QSPI0_B_CS0,
229*4882a593Smuzhiyun VF610_PAD_PTD9__QSPI0_B_DATA3,
230*4882a593Smuzhiyun VF610_PAD_PTD10__QSPI0_B_DATA2,
231*4882a593Smuzhiyun VF610_PAD_PTD11__QSPI0_B_DATA1,
232*4882a593Smuzhiyun VF610_PAD_PTD12__QSPI0_B_DATA0,
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(qspi0_pads, ARRAY_SIZE(qspi0_pads));
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
239*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg[1] = {
240*4882a593Smuzhiyun {ESDHC1_BASE_ADDR},
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)243*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun /* eSDHC1 is always present */
246*4882a593Smuzhiyun return 1;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)249*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun static const iomux_v3_cfg_t esdhc1_pads[] = {
252*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTA24__ESDHC1_CLK, ESDHC_PAD_CTRL),
253*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTA25__ESDHC1_CMD, ESDHC_PAD_CTRL),
254*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTA26__ESDHC1_DAT0, ESDHC_PAD_CTRL),
255*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTA27__ESDHC1_DAT1, ESDHC_PAD_CTRL),
256*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTA28__ESDHC1_DAT2, ESDHC_PAD_CTRL),
257*4882a593Smuzhiyun NEW_PAD_CTRL(VF610_PAD_PTA29__ESDHC1_DAT3, ESDHC_PAD_CTRL),
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
263*4882a593Smuzhiyun esdhc1_pads, ARRAY_SIZE(esdhc1_pads));
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun #endif
268*4882a593Smuzhiyun
clock_init(void)269*4882a593Smuzhiyun static void clock_init(void)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct ccm_reg *ccm = (struct ccm_reg *)CCM_BASE_ADDR;
272*4882a593Smuzhiyun struct anadig_reg *anadig = (struct anadig_reg *)ANADIG_BASE_ADDR;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccgr0, CCM_REG_CTRL_MASK,
275*4882a593Smuzhiyun CCM_CCGR0_UART1_CTRL_MASK);
276*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccgr1, CCM_REG_CTRL_MASK,
277*4882a593Smuzhiyun CCM_CCGR1_PIT_CTRL_MASK | CCM_CCGR1_WDOGA5_CTRL_MASK);
278*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccgr2, CCM_REG_CTRL_MASK,
279*4882a593Smuzhiyun CCM_CCGR2_IOMUXC_CTRL_MASK | CCM_CCGR2_PORTA_CTRL_MASK |
280*4882a593Smuzhiyun CCM_CCGR2_PORTB_CTRL_MASK | CCM_CCGR2_PORTC_CTRL_MASK |
281*4882a593Smuzhiyun CCM_CCGR2_PORTD_CTRL_MASK | CCM_CCGR2_PORTE_CTRL_MASK |
282*4882a593Smuzhiyun CCM_CCGR2_QSPI0_CTRL_MASK);
283*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccgr3, CCM_REG_CTRL_MASK,
284*4882a593Smuzhiyun CCM_CCGR3_ANADIG_CTRL_MASK | CCM_CCGR3_SCSC_CTRL_MASK);
285*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccgr4, CCM_REG_CTRL_MASK,
286*4882a593Smuzhiyun CCM_CCGR4_WKUP_CTRL_MASK | CCM_CCGR4_CCM_CTRL_MASK |
287*4882a593Smuzhiyun CCM_CCGR4_GPC_CTRL_MASK | CCM_CCGR4_I2C0_CTRL_MASK);
288*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccgr6, CCM_REG_CTRL_MASK,
289*4882a593Smuzhiyun CCM_CCGR6_OCOTP_CTRL_MASK | CCM_CCGR6_DDRMC_CTRL_MASK);
290*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccgr7, CCM_REG_CTRL_MASK,
291*4882a593Smuzhiyun CCM_CCGR7_SDHC1_CTRL_MASK);
292*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccgr9, CCM_REG_CTRL_MASK,
293*4882a593Smuzhiyun CCM_CCGR9_FEC0_CTRL_MASK | CCM_CCGR9_FEC1_CTRL_MASK);
294*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccgr10, CCM_REG_CTRL_MASK,
295*4882a593Smuzhiyun CCM_CCGR10_NFC_CTRL_MASK);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun clrsetbits_le32(&anadig->pll2_ctrl, ANADIG_PLL2_CTRL_POWERDOWN,
298*4882a593Smuzhiyun ANADIG_PLL2_CTRL_ENABLE | ANADIG_PLL2_CTRL_DIV_SELECT);
299*4882a593Smuzhiyun clrsetbits_le32(&anadig->pll1_ctrl, ANADIG_PLL1_CTRL_POWERDOWN,
300*4882a593Smuzhiyun ANADIG_PLL1_CTRL_ENABLE | ANADIG_PLL1_CTRL_DIV_SELECT);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccr, CCM_CCR_OSCNT_MASK,
303*4882a593Smuzhiyun CCM_CCR_FIRC_EN | CCM_CCR_OSCNT(5));
304*4882a593Smuzhiyun clrsetbits_le32(&ccm->ccsr, CCM_REG_CTRL_MASK,
305*4882a593Smuzhiyun CCM_CCSR_PLL1_PFD_CLK_SEL(3) | CCM_CCSR_PLL2_PFD4_EN |
306*4882a593Smuzhiyun CCM_CCSR_PLL2_PFD3_EN | CCM_CCSR_PLL2_PFD2_EN |
307*4882a593Smuzhiyun CCM_CCSR_PLL2_PFD1_EN | CCM_CCSR_PLL1_PFD4_EN |
308*4882a593Smuzhiyun CCM_CCSR_PLL1_PFD3_EN | CCM_CCSR_PLL1_PFD2_EN |
309*4882a593Smuzhiyun CCM_CCSR_PLL1_PFD1_EN | CCM_CCSR_DDRC_CLK_SEL(1) |
310*4882a593Smuzhiyun CCM_CCSR_FAST_CLK_SEL(1) | CCM_CCSR_SYS_CLK_SEL(4));
311*4882a593Smuzhiyun clrsetbits_le32(&ccm->cacrr, CCM_REG_CTRL_MASK,
312*4882a593Smuzhiyun CCM_CACRR_IPG_CLK_DIV(1) | CCM_CACRR_BUS_CLK_DIV(2) |
313*4882a593Smuzhiyun CCM_CACRR_ARM_CLK_DIV(0));
314*4882a593Smuzhiyun clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK,
315*4882a593Smuzhiyun CCM_CSCMR1_ESDHC1_CLK_SEL(3) | CCM_CSCMR1_QSPI0_CLK_SEL(3) |
316*4882a593Smuzhiyun CCM_CSCMR1_NFC_CLK_SEL(0));
317*4882a593Smuzhiyun clrsetbits_le32(&ccm->cscdr1, CCM_REG_CTRL_MASK,
318*4882a593Smuzhiyun CCM_CSCDR1_RMII_CLK_EN);
319*4882a593Smuzhiyun clrsetbits_le32(&ccm->cscdr2, CCM_REG_CTRL_MASK,
320*4882a593Smuzhiyun CCM_CSCDR2_ESDHC1_EN | CCM_CSCDR2_ESDHC1_CLK_DIV(0) |
321*4882a593Smuzhiyun CCM_CSCDR2_NFC_EN);
322*4882a593Smuzhiyun clrsetbits_le32(&ccm->cscdr3, CCM_REG_CTRL_MASK,
323*4882a593Smuzhiyun CCM_CSCDR3_QSPI0_EN | CCM_CSCDR3_QSPI0_DIV(1) |
324*4882a593Smuzhiyun CCM_CSCDR3_QSPI0_X2_DIV(1) | CCM_CSCDR3_QSPI0_X4_DIV(3) |
325*4882a593Smuzhiyun CCM_CSCDR3_NFC_PRE_DIV(5));
326*4882a593Smuzhiyun clrsetbits_le32(&ccm->cscmr2, CCM_REG_CTRL_MASK,
327*4882a593Smuzhiyun CCM_CSCMR2_RMII_CLK_SEL(0));
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
mscm_init(void)330*4882a593Smuzhiyun static void mscm_init(void)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct mscm_ir *mscmir = (struct mscm_ir *)MSCM_IR_BASE_ADDR;
333*4882a593Smuzhiyun int i;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun for (i = 0; i < MSCM_IRSPRC_NUM; i++)
336*4882a593Smuzhiyun writew(MSCM_IRSPRC_CP0_EN, &mscmir->irsprc[i]);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)339*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun if (phydev->drv->config)
342*4882a593Smuzhiyun phydev->drv->config(phydev);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
board_early_init_f(void)347*4882a593Smuzhiyun int board_early_init_f(void)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun clock_init();
350*4882a593Smuzhiyun mscm_init();
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun setup_iomux_uart();
353*4882a593Smuzhiyun setup_iomux_enet();
354*4882a593Smuzhiyun setup_iomux_i2c();
355*4882a593Smuzhiyun setup_iomux_qspi();
356*4882a593Smuzhiyun #ifdef CONFIG_NAND_VF610_NFC
357*4882a593Smuzhiyun setup_iomux_nfc();
358*4882a593Smuzhiyun #endif
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
board_init(void)363*4882a593Smuzhiyun int board_init(void)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct scsc_reg *scsc = (struct scsc_reg *)SCSC_BASE_ADDR;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* address of boot parameters */
368*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /*
371*4882a593Smuzhiyun * Enable external 32K Oscillator
372*4882a593Smuzhiyun *
373*4882a593Smuzhiyun * The internal clock experiences significant drift
374*4882a593Smuzhiyun * so we must use the external oscillator in order
375*4882a593Smuzhiyun * to maintain correct time in the hwclock
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun setbits_le32(&scsc->sosc_ctr, SCSC_SOSC_CTR_SOSC_EN);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
checkboard(void)382*4882a593Smuzhiyun int checkboard(void)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun puts("Board: vf610twr\n");
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return 0;
387*4882a593Smuzhiyun }
388