1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #include <common.h> 8*4882a593Smuzhiyun #include <asm/mmu.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun struct fsl_e_tlb_entry tlb_table[] = { 11*4882a593Smuzhiyun /* TLB 0 - for temp stack in cache */ 12*4882a593Smuzhiyun SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, 13*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_ADDR_PHYS, 14*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, 0, 15*4882a593Smuzhiyun 0, 0, BOOKE_PAGESZ_4K, 0), 16*4882a593Smuzhiyun SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 17*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024, 18*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, 0, 19*4882a593Smuzhiyun 0, 0, BOOKE_PAGESZ_4K, 0), 20*4882a593Smuzhiyun SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 21*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024, 22*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, 0, 23*4882a593Smuzhiyun 0, 0, BOOKE_PAGESZ_4K, 0), 24*4882a593Smuzhiyun SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 25*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024, 26*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, 0, 27*4882a593Smuzhiyun 0, 0, BOOKE_PAGESZ_4K, 0), 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* TLB 1 */ 30*4882a593Smuzhiyun /* *I*** - Covers boot page */ 31*4882a593Smuzhiyun #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR) 32*4882a593Smuzhiyun /* 33*4882a593Smuzhiyun * *I*G - L3SRAM. When L3 is used as 512K SRAM */ 34*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR, 35*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 36*4882a593Smuzhiyun 0, 0, BOOKE_PAGESZ_512K, 1), 37*4882a593Smuzhiyun #else 38*4882a593Smuzhiyun SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000, 39*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 40*4882a593Smuzhiyun 0, 0, BOOKE_PAGESZ_4K, 1), 41*4882a593Smuzhiyun #endif 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun /* *I*G* - CCSRBAR */ 44*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, 45*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 46*4882a593Smuzhiyun 0, 1, BOOKE_PAGESZ_16M, 1), 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* *I*G* - Flash, localbus */ 49*4882a593Smuzhiyun /* This will be changed to *I*G* after relocation to RAM. */ 50*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS, 51*4882a593Smuzhiyun MAS3_SX|MAS3_SR, MAS2_W|MAS2_G, 52*4882a593Smuzhiyun 0, 2, BOOKE_PAGESZ_256M, 1), 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 55*4882a593Smuzhiyun /* *I*G* - PCI */ 56*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS, 57*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 58*4882a593Smuzhiyun 0, 3, BOOKE_PAGESZ_1G, 1), 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* *I*G* - PCI */ 61*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x40000000, 62*4882a593Smuzhiyun CONFIG_SYS_PCIE1_MEM_PHYS + 0x40000000, 63*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 64*4882a593Smuzhiyun 0, 4, BOOKE_PAGESZ_256M, 1), 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x50000000, 67*4882a593Smuzhiyun CONFIG_SYS_PCIE1_MEM_PHYS + 0x50000000, 68*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 69*4882a593Smuzhiyun 0, 5, BOOKE_PAGESZ_256M, 1), 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* *I*G* - PCI I/O */ 72*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS, 73*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 74*4882a593Smuzhiyun 0, 6, BOOKE_PAGESZ_256K, 1), 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* Bman/Qman */ 77*4882a593Smuzhiyun #ifdef CONFIG_SYS_BMAN_MEM_PHYS 78*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS, 79*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, 0, 80*4882a593Smuzhiyun 0, 9, BOOKE_PAGESZ_16M, 1), 81*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000, 82*4882a593Smuzhiyun CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000, 83*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 84*4882a593Smuzhiyun 0, 10, BOOKE_PAGESZ_16M, 1), 85*4882a593Smuzhiyun #endif 86*4882a593Smuzhiyun #ifdef CONFIG_SYS_QMAN_MEM_PHYS 87*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS, 88*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, 0, 89*4882a593Smuzhiyun 0, 11, BOOKE_PAGESZ_16M, 1), 90*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000, 91*4882a593Smuzhiyun CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000, 92*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 93*4882a593Smuzhiyun 0, 12, BOOKE_PAGESZ_16M, 1), 94*4882a593Smuzhiyun #endif 95*4882a593Smuzhiyun #endif 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #ifdef CONFIG_SYS_DCSRBAR_PHYS 98*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS, 99*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 100*4882a593Smuzhiyun 0, 13, BOOKE_PAGESZ_32M, 1), 101*4882a593Smuzhiyun #endif 102*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_BASE 103*4882a593Smuzhiyun /* 104*4882a593Smuzhiyun * *I*G - NAND 105*4882a593Smuzhiyun * entry 14 and 15 has been used hard coded, they will be disabled 106*4882a593Smuzhiyun * in cpu_init_f, so we use entry 16 for nand. 107*4882a593Smuzhiyun */ 108*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS, 109*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 110*4882a593Smuzhiyun 0, 16, BOOKE_PAGESZ_64K, 1), 111*4882a593Smuzhiyun #endif 112*4882a593Smuzhiyun #ifdef CONFIG_SYS_CPLD_BASE 113*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_BASE_PHYS, 114*4882a593Smuzhiyun MAS3_SW|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 115*4882a593Smuzhiyun 0, 17, BOOKE_PAGESZ_4K, 1), 116*4882a593Smuzhiyun #endif 117*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD) 118*4882a593Smuzhiyun SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE, 119*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, 0, 120*4882a593Smuzhiyun 0, 18, BOOKE_PAGESZ_2G, 1) 121*4882a593Smuzhiyun #endif 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun int num_tlb_entries = ARRAY_SIZE(tlb_table); 125