1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <command.h>
9*4882a593Smuzhiyun #include <i2c.h>
10*4882a593Smuzhiyun #include <netdev.h>
11*4882a593Smuzhiyun #include <linux/compiler.h>
12*4882a593Smuzhiyun #include <asm/mmu.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun #include <asm/cache.h>
15*4882a593Smuzhiyun #include <asm/immap_85xx.h>
16*4882a593Smuzhiyun #include <asm/fsl_law.h>
17*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
18*4882a593Smuzhiyun #include <asm/fsl_liodn.h>
19*4882a593Smuzhiyun #include <fm_eth.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "t4rdb.h"
22*4882a593Smuzhiyun #include "cpld.h"
23*4882a593Smuzhiyun #include "../common/vid.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun
checkboard(void)27*4882a593Smuzhiyun int checkboard(void)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun struct cpu_type *cpu = gd->arch.cpu;
30*4882a593Smuzhiyun u8 sw;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun printf("Board: %sRDB, ", cpu->name);
33*4882a593Smuzhiyun printf("Board rev: 0x%02x CPLD ver: 0x%02x%02x, ",
34*4882a593Smuzhiyun CPLD_READ(hw_ver), CPLD_READ(sw_maj_ver), CPLD_READ(sw_min_ver));
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun sw = CPLD_READ(vbank);
37*4882a593Smuzhiyun sw = sw & CPLD_BANK_SEL_MASK;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun if (sw <= 7)
40*4882a593Smuzhiyun printf("vBank: %d\n", sw);
41*4882a593Smuzhiyun else
42*4882a593Smuzhiyun printf("Unsupported Bank=%x\n", sw);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun puts("SERDES Reference Clocks:\n");
45*4882a593Smuzhiyun printf(" SERDES1=100MHz SERDES2=156.25MHz\n"
46*4882a593Smuzhiyun " SERDES3=100MHz SERDES4=100MHz\n");
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun return 0;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
board_early_init_r(void)51*4882a593Smuzhiyun int board_early_init_r(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
54*4882a593Smuzhiyun int flash_esel = find_tlb_idx((void *)flashbase, 1);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * Remap Boot flash + PROMJET region to caching-inhibited
58*4882a593Smuzhiyun * so that flash can be erased properly.
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Flush d-cache and invalidate i-cache of any FLASH data */
62*4882a593Smuzhiyun flush_dcache();
63*4882a593Smuzhiyun invalidate_icache();
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (flash_esel == -1) {
66*4882a593Smuzhiyun /* very unlikely unless something is messed up */
67*4882a593Smuzhiyun puts("Error: Could not find TLB for FLASH BASE\n");
68*4882a593Smuzhiyun flash_esel = 2; /* give our best effort to continue */
69*4882a593Smuzhiyun } else {
70*4882a593Smuzhiyun /* invalidate existing TLB entry for flash + promjet */
71*4882a593Smuzhiyun disable_tlb(flash_esel);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
75*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
76*4882a593Smuzhiyun 0, flash_esel, BOOKE_PAGESZ_256M, 1);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * Adjust core voltage according to voltage ID
80*4882a593Smuzhiyun * This function changes I2C mux to channel 2.
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun if (adjust_vdd(0))
83*4882a593Smuzhiyun printf("Warning: Adjusting core voltage failed.\n");
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
misc_init_r(void)88*4882a593Smuzhiyun int misc_init_r(void)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)93*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun phys_addr_t base;
96*4882a593Smuzhiyun phys_size_t size;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun base = env_get_bootm_low();
101*4882a593Smuzhiyun size = env_get_bootm_size();
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun fdt_fixup_memory(blob, (u64)base, (u64)size);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #ifdef CONFIG_PCI
106*4882a593Smuzhiyun pci_of_setup(blob, bd);
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun fdt_fixup_liodn(blob);
110*4882a593Smuzhiyun fsl_fdt_fixup_dr_usb(blob, bd);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
113*4882a593Smuzhiyun fdt_fixup_fman_ethernet(blob);
114*4882a593Smuzhiyun fdt_fixup_board_enet(blob);
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * This function is called by bdinfo to print detail board information.
122*4882a593Smuzhiyun * As an exmaple for future board, we organize the messages into
123*4882a593Smuzhiyun * several sections. If applicable, the message is in the format of
124*4882a593Smuzhiyun * <name> = <value>
125*4882a593Smuzhiyun * It should aligned with normal output of bdinfo command.
126*4882a593Smuzhiyun *
127*4882a593Smuzhiyun * Voltage: Core, DDR and another configurable voltages
128*4882a593Smuzhiyun * Clock : Critical clocks which are not printed already
129*4882a593Smuzhiyun * RCW : RCW source if not printed already
130*4882a593Smuzhiyun * Misc : Other important information not in above catagories
131*4882a593Smuzhiyun */
board_detail(void)132*4882a593Smuzhiyun void board_detail(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun int rcwsrc;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* RCW section SW3[4] */
137*4882a593Smuzhiyun rcwsrc = 0x0;
138*4882a593Smuzhiyun puts("RCW source = ");
139*4882a593Smuzhiyun switch (rcwsrc & 0x1) {
140*4882a593Smuzhiyun case 0x1:
141*4882a593Smuzhiyun puts("SDHC/eMMC\n");
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun default:
144*4882a593Smuzhiyun puts("I2C normal addressing\n");
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun }
148