xref: /OK3568_Linux_fs/u-boot/board/freescale/t4qds/tlb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2000
5*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <asm/mmu.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun struct fsl_e_tlb_entry tlb_table[] = {
14*4882a593Smuzhiyun 	/* TLB 0 - for temp stack in cache */
15*4882a593Smuzhiyun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
16*4882a593Smuzhiyun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS,
17*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
18*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_4K, 0),
19*4882a593Smuzhiyun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
20*4882a593Smuzhiyun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
21*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
22*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_4K, 0),
23*4882a593Smuzhiyun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
24*4882a593Smuzhiyun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
25*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
26*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_4K, 0),
27*4882a593Smuzhiyun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
28*4882a593Smuzhiyun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
29*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
30*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_4K, 0),
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	/* TLB 1 */
33*4882a593Smuzhiyun 	/* *I*** - Covers boot page */
34*4882a593Smuzhiyun #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
35*4882a593Smuzhiyun 	/*
36*4882a593Smuzhiyun 	 * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
37*4882a593Smuzhiyun 	 * SRAM is at 0xfff00000, it covered the 0xfffff000.
38*4882a593Smuzhiyun 	 */
39*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
40*4882a593Smuzhiyun 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
41*4882a593Smuzhiyun 			0, 0, BOOKE_PAGESZ_1M, 1),
42*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
43*4882a593Smuzhiyun 	/*
44*4882a593Smuzhiyun 	 * SRIO_PCIE_BOOT-SLAVE. When slave boot, the address of the
45*4882a593Smuzhiyun 	 * space is at 0xfff00000, it covered the 0xfffff000.
46*4882a593Smuzhiyun 	 */
47*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR,
48*4882a593Smuzhiyun 		      CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS,
49*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
50*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_1M, 1),
51*4882a593Smuzhiyun #else
52*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
53*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
54*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_4K, 1),
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* *I*G* - CCSRBAR */
58*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
59*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
60*4882a593Smuzhiyun 		      0, 1, BOOKE_PAGESZ_16M, 1),
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* *I*G* - Flash, localbus */
63*4882a593Smuzhiyun 	/* This will be changed to *I*G* after relocation to RAM. */
64*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
65*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
66*4882a593Smuzhiyun 		      0, 2, BOOKE_PAGESZ_256M, 1),
67*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
68*4882a593Smuzhiyun 	/* *I*G* - PCI */
69*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
70*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
71*4882a593Smuzhiyun 		      0, 3, BOOKE_PAGESZ_1G, 1),
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* *I*G* - PCI */
74*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x40000000,
75*4882a593Smuzhiyun 		      CONFIG_SYS_PCIE1_MEM_PHYS + 0x40000000,
76*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
77*4882a593Smuzhiyun 		      0, 4, BOOKE_PAGESZ_256M, 1),
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x50000000,
80*4882a593Smuzhiyun 		      CONFIG_SYS_PCIE1_MEM_PHYS + 0x50000000,
81*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
82*4882a593Smuzhiyun 		      0, 5, BOOKE_PAGESZ_256M, 1),
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* *I*G* - PCI I/O */
85*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
86*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
87*4882a593Smuzhiyun 		      0, 6, BOOKE_PAGESZ_256K, 1),
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* Bman/Qman */
90*4882a593Smuzhiyun #ifdef CONFIG_SYS_BMAN_MEM_PHYS
91*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
92*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
93*4882a593Smuzhiyun 		      0, 9, BOOKE_PAGESZ_16M, 1),
94*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000,
95*4882a593Smuzhiyun 		      CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000,
96*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
97*4882a593Smuzhiyun 		      0, 10, BOOKE_PAGESZ_16M, 1),
98*4882a593Smuzhiyun #endif
99*4882a593Smuzhiyun #ifdef CONFIG_SYS_QMAN_MEM_PHYS
100*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
101*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
102*4882a593Smuzhiyun 		      0, 11, BOOKE_PAGESZ_16M, 1),
103*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000,
104*4882a593Smuzhiyun 		      CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000,
105*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
106*4882a593Smuzhiyun 		      0, 12, BOOKE_PAGESZ_16M, 1),
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun #ifdef CONFIG_SYS_DCSRBAR_PHYS
110*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
111*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
112*4882a593Smuzhiyun 		      0, 13, BOOKE_PAGESZ_32M, 1),
113*4882a593Smuzhiyun #endif
114*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_BASE
115*4882a593Smuzhiyun 	/*
116*4882a593Smuzhiyun 	 * *I*G - NAND
117*4882a593Smuzhiyun 	 * entry 14 and 15 has been used hard coded, they will be disabled
118*4882a593Smuzhiyun 	 * in cpu_init_f, so we use entry 16 for nand.
119*4882a593Smuzhiyun 	 */
120*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
121*4882a593Smuzhiyun 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
122*4882a593Smuzhiyun 			0, 16, BOOKE_PAGESZ_64K, 1),
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun #ifdef QIXIS_BASE_PHYS
125*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, QIXIS_BASE, QIXIS_BASE_PHYS,
126*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
127*4882a593Smuzhiyun 		      0, 17, BOOKE_PAGESZ_4K, 1),
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
130*4882a593Smuzhiyun 	/*
131*4882a593Smuzhiyun 	 * SRIO_PCIE_BOOT-SLAVE. 1M space from 0xffe00000 for
132*4882a593Smuzhiyun 	 * fetching ucode and ENV from master
133*4882a593Smuzhiyun 	 */
134*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR,
135*4882a593Smuzhiyun 		      CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS,
136*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
137*4882a593Smuzhiyun 		      0, 18, BOOKE_PAGESZ_1M, 1),
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD)
141*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
142*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
143*4882a593Smuzhiyun 		      0, 19, BOOKE_PAGESZ_2G, 1)
144*4882a593Smuzhiyun #endif
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun int num_tlb_entries = ARRAY_SIZE(tlb_table);
148