1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <command.h>
9*4882a593Smuzhiyun #include <netdev.h>
10*4882a593Smuzhiyun #include <asm/mmu.h>
11*4882a593Smuzhiyun #include <asm/processor.h>
12*4882a593Smuzhiyun #include <asm/cache.h>
13*4882a593Smuzhiyun #include <asm/immap_85xx.h>
14*4882a593Smuzhiyun #include <asm/fsl_law.h>
15*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
16*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
17*4882a593Smuzhiyun #include <asm/fsl_portals.h>
18*4882a593Smuzhiyun #include <asm/fsl_liodn.h>
19*4882a593Smuzhiyun #include <malloc.h>
20*4882a593Smuzhiyun #include <fm_eth.h>
21*4882a593Smuzhiyun #include <fsl_mdio.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <phy.h>
24*4882a593Smuzhiyun #include <fsl_dtsec.h>
25*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
26*4882a593Smuzhiyun #include <hwconfig.h>
27*4882a593Smuzhiyun #include "../common/qixis.h"
28*4882a593Smuzhiyun #include "../common/fman.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "t4240qds_qixis.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define EMI_NONE 0xFFFFFFFF
33*4882a593Smuzhiyun #define EMI1_RGMII 0
34*4882a593Smuzhiyun #define EMI1_SLOT1 1
35*4882a593Smuzhiyun #define EMI1_SLOT2 2
36*4882a593Smuzhiyun #define EMI1_SLOT3 3
37*4882a593Smuzhiyun #define EMI1_SLOT4 4
38*4882a593Smuzhiyun #define EMI1_SLOT5 5
39*4882a593Smuzhiyun #define EMI1_SLOT7 7
40*4882a593Smuzhiyun #define EMI2 8
41*4882a593Smuzhiyun /* Slot6 and Slot8 do not have EMI connections */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static int mdio_mux[NUM_FM_PORTS];
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const char *mdio_names[] = {
46*4882a593Smuzhiyun "T4240QDS_MDIO0",
47*4882a593Smuzhiyun "T4240QDS_MDIO1",
48*4882a593Smuzhiyun "T4240QDS_MDIO2",
49*4882a593Smuzhiyun "T4240QDS_MDIO3",
50*4882a593Smuzhiyun "T4240QDS_MDIO4",
51*4882a593Smuzhiyun "T4240QDS_MDIO5",
52*4882a593Smuzhiyun "NULL",
53*4882a593Smuzhiyun "T4240QDS_MDIO7",
54*4882a593Smuzhiyun "T4240QDS_10GC",
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static u8 lane_to_slot_fsm1[] = {1, 1, 1, 1, 2, 2, 2, 2};
58*4882a593Smuzhiyun static u8 lane_to_slot_fsm2[] = {3, 3, 3, 3, 4, 4, 4, 4};
59*4882a593Smuzhiyun static u8 slot_qsgmii_phyaddr[5][4] = {
60*4882a593Smuzhiyun {0, 0, 0, 0},/* not used, to make index match slot No. */
61*4882a593Smuzhiyun {0, 1, 2, 3},
62*4882a593Smuzhiyun {4, 5, 6, 7},
63*4882a593Smuzhiyun {8, 9, 0xa, 0xb},
64*4882a593Smuzhiyun {0xc, 0xd, 0xe, 0xf},
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun static u8 qsgmiiphy_fix[NUM_FM_PORTS] = {0};
67*4882a593Smuzhiyun
t4240qds_mdio_name_for_muxval(u8 muxval)68*4882a593Smuzhiyun static const char *t4240qds_mdio_name_for_muxval(u8 muxval)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun return mdio_names[muxval];
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
mii_dev_for_muxval(u8 muxval)73*4882a593Smuzhiyun struct mii_dev *mii_dev_for_muxval(u8 muxval)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct mii_dev *bus;
76*4882a593Smuzhiyun const char *name = t4240qds_mdio_name_for_muxval(muxval);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (!name) {
79*4882a593Smuzhiyun printf("No bus for muxval %x\n", muxval);
80*4882a593Smuzhiyun return NULL;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun bus = miiphy_get_dev_by_name(name);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (!bus) {
86*4882a593Smuzhiyun printf("No bus by name %s\n", name);
87*4882a593Smuzhiyun return NULL;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return bus;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun struct t4240qds_mdio {
94*4882a593Smuzhiyun u8 muxval;
95*4882a593Smuzhiyun struct mii_dev *realbus;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
t4240qds_mux_mdio(u8 muxval)98*4882a593Smuzhiyun static void t4240qds_mux_mdio(u8 muxval)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun u8 brdcfg4;
101*4882a593Smuzhiyun if ((muxval < 6) || (muxval == 7)) {
102*4882a593Smuzhiyun brdcfg4 = QIXIS_READ(brdcfg[4]);
103*4882a593Smuzhiyun brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
104*4882a593Smuzhiyun brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
105*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[4], brdcfg4);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
t4240qds_mdio_read(struct mii_dev * bus,int addr,int devad,int regnum)109*4882a593Smuzhiyun static int t4240qds_mdio_read(struct mii_dev *bus, int addr, int devad,
110*4882a593Smuzhiyun int regnum)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct t4240qds_mdio *priv = bus->priv;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun t4240qds_mux_mdio(priv->muxval);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return priv->realbus->read(priv->realbus, addr, devad, regnum);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
t4240qds_mdio_write(struct mii_dev * bus,int addr,int devad,int regnum,u16 value)119*4882a593Smuzhiyun static int t4240qds_mdio_write(struct mii_dev *bus, int addr, int devad,
120*4882a593Smuzhiyun int regnum, u16 value)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct t4240qds_mdio *priv = bus->priv;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun t4240qds_mux_mdio(priv->muxval);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return priv->realbus->write(priv->realbus, addr, devad, regnum, value);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
t4240qds_mdio_reset(struct mii_dev * bus)129*4882a593Smuzhiyun static int t4240qds_mdio_reset(struct mii_dev *bus)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct t4240qds_mdio *priv = bus->priv;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return priv->realbus->reset(priv->realbus);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
t4240qds_mdio_init(char * realbusname,u8 muxval)136*4882a593Smuzhiyun static int t4240qds_mdio_init(char *realbusname, u8 muxval)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct t4240qds_mdio *pmdio;
139*4882a593Smuzhiyun struct mii_dev *bus = mdio_alloc();
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (!bus) {
142*4882a593Smuzhiyun printf("Failed to allocate T4240QDS MDIO bus\n");
143*4882a593Smuzhiyun return -1;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun pmdio = malloc(sizeof(*pmdio));
147*4882a593Smuzhiyun if (!pmdio) {
148*4882a593Smuzhiyun printf("Failed to allocate T4240QDS private data\n");
149*4882a593Smuzhiyun free(bus);
150*4882a593Smuzhiyun return -1;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun bus->read = t4240qds_mdio_read;
154*4882a593Smuzhiyun bus->write = t4240qds_mdio_write;
155*4882a593Smuzhiyun bus->reset = t4240qds_mdio_reset;
156*4882a593Smuzhiyun strcpy(bus->name, t4240qds_mdio_name_for_muxval(muxval));
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun pmdio->realbus = miiphy_get_dev_by_name(realbusname);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (!pmdio->realbus) {
161*4882a593Smuzhiyun printf("No bus with name %s\n", realbusname);
162*4882a593Smuzhiyun free(bus);
163*4882a593Smuzhiyun free(pmdio);
164*4882a593Smuzhiyun return -1;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun pmdio->muxval = muxval;
168*4882a593Smuzhiyun bus->priv = pmdio;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return mdio_register(bus);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
board_ft_fman_fixup_port(void * blob,char * prop,phys_addr_t pa,enum fm_port port,int offset)173*4882a593Smuzhiyun void board_ft_fman_fixup_port(void *blob, char * prop, phys_addr_t pa,
174*4882a593Smuzhiyun enum fm_port port, int offset)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun int interface = fm_info_get_enet_if(port);
177*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
178*4882a593Smuzhiyun u32 prtcl2 = in_be32(&gur->rcwsr[4]) & FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun prtcl2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (interface == PHY_INTERFACE_MODE_SGMII ||
183*4882a593Smuzhiyun interface == PHY_INTERFACE_MODE_QSGMII) {
184*4882a593Smuzhiyun switch (port) {
185*4882a593Smuzhiyun case FM1_DTSEC1:
186*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
187*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
188*4882a593Smuzhiyun "sgmii_phy21");
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case FM1_DTSEC2:
191*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
192*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
193*4882a593Smuzhiyun "sgmii_phy22");
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun case FM1_DTSEC3:
196*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
197*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
198*4882a593Smuzhiyun "sgmii_phy23");
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun case FM1_DTSEC4:
201*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
202*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
203*4882a593Smuzhiyun "sgmii_phy24");
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case FM1_DTSEC6:
206*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
207*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
208*4882a593Smuzhiyun "sgmii_phy12");
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun case FM1_DTSEC9:
211*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
212*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
213*4882a593Smuzhiyun "sgmii_phy14");
214*4882a593Smuzhiyun else
215*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
216*4882a593Smuzhiyun "phy_sgmii4");
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun case FM1_DTSEC10:
219*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
220*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
221*4882a593Smuzhiyun "sgmii_phy13");
222*4882a593Smuzhiyun else
223*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
224*4882a593Smuzhiyun "phy_sgmii3");
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun case FM2_DTSEC1:
227*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
228*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
229*4882a593Smuzhiyun "sgmii_phy41");
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun case FM2_DTSEC2:
232*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
233*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
234*4882a593Smuzhiyun "sgmii_phy42");
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun case FM2_DTSEC3:
237*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
238*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
239*4882a593Smuzhiyun "sgmii_phy43");
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun case FM2_DTSEC4:
242*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
243*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
244*4882a593Smuzhiyun "sgmii_phy44");
245*4882a593Smuzhiyun break;
246*4882a593Smuzhiyun case FM2_DTSEC6:
247*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
248*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
249*4882a593Smuzhiyun "sgmii_phy32");
250*4882a593Smuzhiyun break;
251*4882a593Smuzhiyun case FM2_DTSEC9:
252*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
253*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
254*4882a593Smuzhiyun "sgmii_phy34");
255*4882a593Smuzhiyun else
256*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
257*4882a593Smuzhiyun "phy_sgmii12");
258*4882a593Smuzhiyun break;
259*4882a593Smuzhiyun case FM2_DTSEC10:
260*4882a593Smuzhiyun if (qsgmiiphy_fix[port])
261*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
262*4882a593Smuzhiyun "sgmii_phy33");
263*4882a593Smuzhiyun else
264*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
265*4882a593Smuzhiyun "phy_sgmii11");
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun default:
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun } else if (interface == PHY_INTERFACE_MODE_XGMII &&
271*4882a593Smuzhiyun ((prtcl2 == 55) || (prtcl2 == 57))) {
272*4882a593Smuzhiyun /*
273*4882a593Smuzhiyun * if the 10G is XFI, check hwconfig to see what is the
274*4882a593Smuzhiyun * media type, there are two types, fiber or copper,
275*4882a593Smuzhiyun * fix the dtb accordingly.
276*4882a593Smuzhiyun */
277*4882a593Smuzhiyun int media_type = 0;
278*4882a593Smuzhiyun struct fixed_link f_link;
279*4882a593Smuzhiyun char lane_mode[20] = {"10GBASE-KR"};
280*4882a593Smuzhiyun char buf[32] = "serdes-2,";
281*4882a593Smuzhiyun int off;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun switch (port) {
284*4882a593Smuzhiyun case FM1_10GEC1:
285*4882a593Smuzhiyun if (hwconfig_sub("fsl_10gkr_copper", "fm1_10g1")) {
286*4882a593Smuzhiyun media_type = 1;
287*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
288*4882a593Smuzhiyun "phy_xfi1");
289*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-a,",
290*4882a593Smuzhiyun (char *)lane_mode);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun break;
293*4882a593Smuzhiyun case FM1_10GEC2:
294*4882a593Smuzhiyun if (hwconfig_sub("fsl_10gkr_copper", "fm1_10g2")) {
295*4882a593Smuzhiyun media_type = 1;
296*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
297*4882a593Smuzhiyun "phy_xfi2");
298*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-b,",
299*4882a593Smuzhiyun (char *)lane_mode);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun break;
302*4882a593Smuzhiyun case FM2_10GEC1:
303*4882a593Smuzhiyun if (hwconfig_sub("fsl_10gkr_copper", "fm2_10g1")) {
304*4882a593Smuzhiyun media_type = 1;
305*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
306*4882a593Smuzhiyun "phy_xfi3");
307*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-d,",
308*4882a593Smuzhiyun (char *)lane_mode);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun case FM2_10GEC2:
312*4882a593Smuzhiyun if (hwconfig_sub("fsl_10gkr_copper", "fm2_10g2")) {
313*4882a593Smuzhiyun media_type = 1;
314*4882a593Smuzhiyun fdt_set_phy_handle(blob, prop, pa,
315*4882a593Smuzhiyun "phy_xfi4");
316*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-c,",
317*4882a593Smuzhiyun (char *)lane_mode);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun default:
321*4882a593Smuzhiyun return;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (!media_type) {
325*4882a593Smuzhiyun /* fixed-link is used for XFI fiber cable */
326*4882a593Smuzhiyun fdt_delprop(blob, offset, "phy-handle");
327*4882a593Smuzhiyun f_link.phy_id = port;
328*4882a593Smuzhiyun f_link.duplex = 1;
329*4882a593Smuzhiyun f_link.link_speed = 10000;
330*4882a593Smuzhiyun f_link.pause = 0;
331*4882a593Smuzhiyun f_link.asym_pause = 0;
332*4882a593Smuzhiyun fdt_setprop(blob, offset, "fixed-link", &f_link,
333*4882a593Smuzhiyun sizeof(f_link));
334*4882a593Smuzhiyun } else {
335*4882a593Smuzhiyun /* set property for copper cable */
336*4882a593Smuzhiyun off = fdt_node_offset_by_compat_reg(blob,
337*4882a593Smuzhiyun "fsl,fman-memac-mdio", pa + 0x1000);
338*4882a593Smuzhiyun fdt_setprop_string(blob, off, "lane-instance", buf);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
fdt_fixup_board_enet(void * fdt)343*4882a593Smuzhiyun void fdt_fixup_board_enet(void *fdt)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun int i;
346*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
347*4882a593Smuzhiyun u32 prtcl2 = in_be32(&gur->rcwsr[4]) & FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun prtcl2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
350*4882a593Smuzhiyun for (i = FM1_DTSEC1; i < NUM_FM_PORTS; i++) {
351*4882a593Smuzhiyun switch (fm_info_get_enet_if(i)) {
352*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
353*4882a593Smuzhiyun case PHY_INTERFACE_MODE_QSGMII:
354*4882a593Smuzhiyun switch (mdio_mux[i]) {
355*4882a593Smuzhiyun case EMI1_SLOT1:
356*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot1");
357*4882a593Smuzhiyun break;
358*4882a593Smuzhiyun case EMI1_SLOT2:
359*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot2");
360*4882a593Smuzhiyun break;
361*4882a593Smuzhiyun case EMI1_SLOT3:
362*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot3");
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun case EMI1_SLOT4:
365*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot4");
366*4882a593Smuzhiyun break;
367*4882a593Smuzhiyun default:
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun break;
371*4882a593Smuzhiyun case PHY_INTERFACE_MODE_XGMII:
372*4882a593Smuzhiyun /* check if it's XFI interface for 10g */
373*4882a593Smuzhiyun if ((prtcl2 == 55) || (prtcl2 == 57)) {
374*4882a593Smuzhiyun if (i == FM1_10GEC1 && hwconfig_sub(
375*4882a593Smuzhiyun "fsl_10gkr_copper", "fm1_10g1"))
376*4882a593Smuzhiyun fdt_status_okay_by_alias(
377*4882a593Smuzhiyun fdt, "xfi_pcs_mdio1");
378*4882a593Smuzhiyun if (i == FM1_10GEC2 && hwconfig_sub(
379*4882a593Smuzhiyun "fsl_10gkr_copper", "fm1_10g2"))
380*4882a593Smuzhiyun fdt_status_okay_by_alias(
381*4882a593Smuzhiyun fdt, "xfi_pcs_mdio2");
382*4882a593Smuzhiyun if (i == FM2_10GEC1 && hwconfig_sub(
383*4882a593Smuzhiyun "fsl_10gkr_copper", "fm2_10g1"))
384*4882a593Smuzhiyun fdt_status_okay_by_alias(
385*4882a593Smuzhiyun fdt, "xfi_pcs_mdio3");
386*4882a593Smuzhiyun if (i == FM2_10GEC2 && hwconfig_sub(
387*4882a593Smuzhiyun "fsl_10gkr_copper", "fm2_10g2"))
388*4882a593Smuzhiyun fdt_status_okay_by_alias(
389*4882a593Smuzhiyun fdt, "xfi_pcs_mdio4");
390*4882a593Smuzhiyun break;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun switch (i) {
393*4882a593Smuzhiyun case FM1_10GEC1:
394*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi2_xauislot1");
395*4882a593Smuzhiyun break;
396*4882a593Smuzhiyun case FM1_10GEC2:
397*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi2_xauislot2");
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun case FM2_10GEC1:
400*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi2_xauislot3");
401*4882a593Smuzhiyun break;
402*4882a593Smuzhiyun case FM2_10GEC2:
403*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi2_xauislot4");
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun default:
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun break;
409*4882a593Smuzhiyun default:
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
initialize_qsgmiiphy_fix(void)415*4882a593Smuzhiyun static void initialize_qsgmiiphy_fix(void)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun int i;
418*4882a593Smuzhiyun unsigned short reg;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun for (i = 1; i <= 4; i++) {
421*4882a593Smuzhiyun /*
422*4882a593Smuzhiyun * Try to read if a SGMII card is used, we do it slot by slot.
423*4882a593Smuzhiyun * if a SGMII PHY address is valid on a slot, then we mark
424*4882a593Smuzhiyun * all ports on the slot, then fix the PHY address for the
425*4882a593Smuzhiyun * marked port when doing dtb fixup.
426*4882a593Smuzhiyun */
427*4882a593Smuzhiyun if (miiphy_read(mdio_names[i],
428*4882a593Smuzhiyun SGMII_CARD_PORT1_PHY_ADDR, MII_PHYSID2, ®) != 0) {
429*4882a593Smuzhiyun debug("Slot%d PHY ID register 2 read failed\n", i);
430*4882a593Smuzhiyun continue;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun debug("Slot%d MII_PHYSID2 @ 0x1c= 0x%04x\n", i, reg);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (reg == 0xFFFF) {
436*4882a593Smuzhiyun /* No physical device present at this address */
437*4882a593Smuzhiyun continue;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun switch (i) {
441*4882a593Smuzhiyun case 1:
442*4882a593Smuzhiyun qsgmiiphy_fix[FM1_DTSEC5] = 1;
443*4882a593Smuzhiyun qsgmiiphy_fix[FM1_DTSEC6] = 1;
444*4882a593Smuzhiyun qsgmiiphy_fix[FM1_DTSEC9] = 1;
445*4882a593Smuzhiyun qsgmiiphy_fix[FM1_DTSEC10] = 1;
446*4882a593Smuzhiyun slot_qsgmii_phyaddr[1][0] = SGMII_CARD_PORT1_PHY_ADDR;
447*4882a593Smuzhiyun slot_qsgmii_phyaddr[1][1] = SGMII_CARD_PORT2_PHY_ADDR;
448*4882a593Smuzhiyun slot_qsgmii_phyaddr[1][2] = SGMII_CARD_PORT3_PHY_ADDR;
449*4882a593Smuzhiyun slot_qsgmii_phyaddr[1][3] = SGMII_CARD_PORT4_PHY_ADDR;
450*4882a593Smuzhiyun break;
451*4882a593Smuzhiyun case 2:
452*4882a593Smuzhiyun qsgmiiphy_fix[FM1_DTSEC1] = 1;
453*4882a593Smuzhiyun qsgmiiphy_fix[FM1_DTSEC2] = 1;
454*4882a593Smuzhiyun qsgmiiphy_fix[FM1_DTSEC3] = 1;
455*4882a593Smuzhiyun qsgmiiphy_fix[FM1_DTSEC4] = 1;
456*4882a593Smuzhiyun slot_qsgmii_phyaddr[2][0] = SGMII_CARD_PORT1_PHY_ADDR;
457*4882a593Smuzhiyun slot_qsgmii_phyaddr[2][1] = SGMII_CARD_PORT2_PHY_ADDR;
458*4882a593Smuzhiyun slot_qsgmii_phyaddr[2][2] = SGMII_CARD_PORT3_PHY_ADDR;
459*4882a593Smuzhiyun slot_qsgmii_phyaddr[2][3] = SGMII_CARD_PORT4_PHY_ADDR;
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun case 3:
462*4882a593Smuzhiyun qsgmiiphy_fix[FM2_DTSEC5] = 1;
463*4882a593Smuzhiyun qsgmiiphy_fix[FM2_DTSEC6] = 1;
464*4882a593Smuzhiyun qsgmiiphy_fix[FM2_DTSEC9] = 1;
465*4882a593Smuzhiyun qsgmiiphy_fix[FM2_DTSEC10] = 1;
466*4882a593Smuzhiyun slot_qsgmii_phyaddr[3][0] = SGMII_CARD_PORT1_PHY_ADDR;
467*4882a593Smuzhiyun slot_qsgmii_phyaddr[3][1] = SGMII_CARD_PORT2_PHY_ADDR;
468*4882a593Smuzhiyun slot_qsgmii_phyaddr[3][2] = SGMII_CARD_PORT3_PHY_ADDR;
469*4882a593Smuzhiyun slot_qsgmii_phyaddr[3][3] = SGMII_CARD_PORT4_PHY_ADDR;
470*4882a593Smuzhiyun break;
471*4882a593Smuzhiyun case 4:
472*4882a593Smuzhiyun qsgmiiphy_fix[FM2_DTSEC1] = 1;
473*4882a593Smuzhiyun qsgmiiphy_fix[FM2_DTSEC2] = 1;
474*4882a593Smuzhiyun qsgmiiphy_fix[FM2_DTSEC3] = 1;
475*4882a593Smuzhiyun qsgmiiphy_fix[FM2_DTSEC4] = 1;
476*4882a593Smuzhiyun slot_qsgmii_phyaddr[4][0] = SGMII_CARD_PORT1_PHY_ADDR;
477*4882a593Smuzhiyun slot_qsgmii_phyaddr[4][1] = SGMII_CARD_PORT2_PHY_ADDR;
478*4882a593Smuzhiyun slot_qsgmii_phyaddr[4][2] = SGMII_CARD_PORT3_PHY_ADDR;
479*4882a593Smuzhiyun slot_qsgmii_phyaddr[4][3] = SGMII_CARD_PORT4_PHY_ADDR;
480*4882a593Smuzhiyun break;
481*4882a593Smuzhiyun default:
482*4882a593Smuzhiyun break;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
board_eth_init(bd_t * bis)487*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun #if defined(CONFIG_FMAN_ENET)
490*4882a593Smuzhiyun int i, idx, lane, slot, interface;
491*4882a593Smuzhiyun struct memac_mdio_info dtsec_mdio_info;
492*4882a593Smuzhiyun struct memac_mdio_info tgec_mdio_info;
493*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
494*4882a593Smuzhiyun u32 srds_prtcl_s1, srds_prtcl_s2;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
497*4882a593Smuzhiyun FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
498*4882a593Smuzhiyun srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
499*4882a593Smuzhiyun srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
500*4882a593Smuzhiyun FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
501*4882a593Smuzhiyun srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* Initialize the mdio_mux array so we can recognize empty elements */
504*4882a593Smuzhiyun for (i = 0; i < NUM_FM_PORTS; i++)
505*4882a593Smuzhiyun mdio_mux[i] = EMI_NONE;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun dtsec_mdio_info.regs =
508*4882a593Smuzhiyun (struct memac_mdio_controller *)CONFIG_SYS_FM2_DTSEC_MDIO_ADDR;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Register the 1G MDIO bus */
513*4882a593Smuzhiyun fm_memac_mdio_init(bis, &dtsec_mdio_info);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun tgec_mdio_info.regs =
516*4882a593Smuzhiyun (struct memac_mdio_controller *)CONFIG_SYS_FM2_TGEC_MDIO_ADDR;
517*4882a593Smuzhiyun tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* Register the 10G MDIO bus */
520*4882a593Smuzhiyun fm_memac_mdio_init(bis, &tgec_mdio_info);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* Register the muxing front-ends to the MDIO buses */
523*4882a593Smuzhiyun t4240qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII);
524*4882a593Smuzhiyun t4240qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
525*4882a593Smuzhiyun t4240qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
526*4882a593Smuzhiyun t4240qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT3);
527*4882a593Smuzhiyun t4240qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
528*4882a593Smuzhiyun t4240qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT5);
529*4882a593Smuzhiyun t4240qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT7);
530*4882a593Smuzhiyun t4240qds_mdio_init(DEFAULT_FM_TGEC_MDIO_NAME, EMI2);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun initialize_qsgmiiphy_fix();
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun switch (srds_prtcl_s1) {
535*4882a593Smuzhiyun case 1:
536*4882a593Smuzhiyun case 2:
537*4882a593Smuzhiyun case 4:
538*4882a593Smuzhiyun /* XAUI/HiGig in Slot1 and Slot2 */
539*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC1, FM1_10GEC1_PHY_ADDR);
540*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC2, FM1_10GEC2_PHY_ADDR);
541*4882a593Smuzhiyun break;
542*4882a593Smuzhiyun case 27:
543*4882a593Smuzhiyun case 28:
544*4882a593Smuzhiyun case 35:
545*4882a593Smuzhiyun case 36:
546*4882a593Smuzhiyun /* SGMII in Slot1 and Slot2 */
547*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, slot_qsgmii_phyaddr[2][0]);
548*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, slot_qsgmii_phyaddr[2][1]);
549*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC3, slot_qsgmii_phyaddr[2][2]);
550*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC4, slot_qsgmii_phyaddr[2][3]);
551*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC5, slot_qsgmii_phyaddr[1][0]);
552*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, slot_qsgmii_phyaddr[1][1]);
553*4882a593Smuzhiyun if ((srds_prtcl_s2 != 55) && (srds_prtcl_s2 != 57)) {
554*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC9,
555*4882a593Smuzhiyun slot_qsgmii_phyaddr[1][3]);
556*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC10,
557*4882a593Smuzhiyun slot_qsgmii_phyaddr[1][2]);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun break;
560*4882a593Smuzhiyun case 37:
561*4882a593Smuzhiyun case 38:
562*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, slot_qsgmii_phyaddr[2][0]);
563*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, slot_qsgmii_phyaddr[2][1]);
564*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC3, slot_qsgmii_phyaddr[2][2]);
565*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC4, slot_qsgmii_phyaddr[2][3]);
566*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC5, slot_qsgmii_phyaddr[1][0]);
567*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, slot_qsgmii_phyaddr[1][1]);
568*4882a593Smuzhiyun if ((srds_prtcl_s2 != 55) && (srds_prtcl_s2 != 57)) {
569*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC9,
570*4882a593Smuzhiyun slot_qsgmii_phyaddr[1][2]);
571*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC10,
572*4882a593Smuzhiyun slot_qsgmii_phyaddr[1][3]);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun case 39:
576*4882a593Smuzhiyun case 40:
577*4882a593Smuzhiyun case 45:
578*4882a593Smuzhiyun case 46:
579*4882a593Smuzhiyun case 47:
580*4882a593Smuzhiyun case 48:
581*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC5, slot_qsgmii_phyaddr[1][0]);
582*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, slot_qsgmii_phyaddr[1][1]);
583*4882a593Smuzhiyun if ((srds_prtcl_s2 != 55) && (srds_prtcl_s2 != 57)) {
584*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC10,
585*4882a593Smuzhiyun slot_qsgmii_phyaddr[1][2]);
586*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC9,
587*4882a593Smuzhiyun slot_qsgmii_phyaddr[1][3]);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, slot_qsgmii_phyaddr[2][0]);
590*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, slot_qsgmii_phyaddr[2][1]);
591*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC3, slot_qsgmii_phyaddr[2][2]);
592*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC4, slot_qsgmii_phyaddr[2][3]);
593*4882a593Smuzhiyun break;
594*4882a593Smuzhiyun default:
595*4882a593Smuzhiyun puts("Invalid SerDes1 protocol for T4240QDS\n");
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
600*4882a593Smuzhiyun idx = i - FM1_DTSEC1;
601*4882a593Smuzhiyun interface = fm_info_get_enet_if(i);
602*4882a593Smuzhiyun switch (interface) {
603*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
604*4882a593Smuzhiyun case PHY_INTERFACE_MODE_QSGMII:
605*4882a593Smuzhiyun if (interface == PHY_INTERFACE_MODE_QSGMII) {
606*4882a593Smuzhiyun if (idx <= 3)
607*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_1,
608*4882a593Smuzhiyun QSGMII_FM1_A);
609*4882a593Smuzhiyun else
610*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_1,
611*4882a593Smuzhiyun QSGMII_FM1_B);
612*4882a593Smuzhiyun if (lane < 0)
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun slot = lane_to_slot_fsm1[lane];
615*4882a593Smuzhiyun debug("FM1@DTSEC%u expects QSGMII in slot %u\n",
616*4882a593Smuzhiyun idx + 1, slot);
617*4882a593Smuzhiyun } else {
618*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_1,
619*4882a593Smuzhiyun SGMII_FM1_DTSEC1 + idx);
620*4882a593Smuzhiyun if (lane < 0)
621*4882a593Smuzhiyun break;
622*4882a593Smuzhiyun slot = lane_to_slot_fsm1[lane];
623*4882a593Smuzhiyun debug("FM1@DTSEC%u expects SGMII in slot %u\n",
624*4882a593Smuzhiyun idx + 1, slot);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun if (QIXIS_READ(present2) & (1 << (slot - 1)))
627*4882a593Smuzhiyun fm_disable_port(i);
628*4882a593Smuzhiyun switch (slot) {
629*4882a593Smuzhiyun case 1:
630*4882a593Smuzhiyun mdio_mux[i] = EMI1_SLOT1;
631*4882a593Smuzhiyun fm_info_set_mdio(i,
632*4882a593Smuzhiyun mii_dev_for_muxval(mdio_mux[i]));
633*4882a593Smuzhiyun break;
634*4882a593Smuzhiyun case 2:
635*4882a593Smuzhiyun mdio_mux[i] = EMI1_SLOT2;
636*4882a593Smuzhiyun fm_info_set_mdio(i,
637*4882a593Smuzhiyun mii_dev_for_muxval(mdio_mux[i]));
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
642*4882a593Smuzhiyun /* FM1 DTSEC5 routes to RGMII with EC2 */
643*4882a593Smuzhiyun debug("FM1@DTSEC%u is RGMII at address %u\n",
644*4882a593Smuzhiyun idx + 1, 2);
645*4882a593Smuzhiyun if (i == FM1_DTSEC5)
646*4882a593Smuzhiyun fm_info_set_phy_address(i, 2);
647*4882a593Smuzhiyun mdio_mux[i] = EMI1_RGMII;
648*4882a593Smuzhiyun fm_info_set_mdio(i,
649*4882a593Smuzhiyun mii_dev_for_muxval(mdio_mux[i]));
650*4882a593Smuzhiyun break;
651*4882a593Smuzhiyun default:
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
657*4882a593Smuzhiyun idx = i - FM1_10GEC1;
658*4882a593Smuzhiyun switch (fm_info_get_enet_if(i)) {
659*4882a593Smuzhiyun case PHY_INTERFACE_MODE_XGMII:
660*4882a593Smuzhiyun if ((srds_prtcl_s2 == 55) || (srds_prtcl_s2 == 57)) {
661*4882a593Smuzhiyun /* A fake PHY address to make U-Boot happy */
662*4882a593Smuzhiyun fm_info_set_phy_address(i, i);
663*4882a593Smuzhiyun } else {
664*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_1,
665*4882a593Smuzhiyun XAUI_FM1_MAC9 + idx);
666*4882a593Smuzhiyun if (lane < 0)
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun slot = lane_to_slot_fsm1[lane];
669*4882a593Smuzhiyun if (QIXIS_READ(present2) & (1 << (slot - 1)))
670*4882a593Smuzhiyun fm_disable_port(i);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun mdio_mux[i] = EMI2;
673*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
674*4882a593Smuzhiyun break;
675*4882a593Smuzhiyun default:
676*4882a593Smuzhiyun break;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun #if (CONFIG_SYS_NUM_FMAN == 2)
681*4882a593Smuzhiyun switch (srds_prtcl_s2) {
682*4882a593Smuzhiyun case 1:
683*4882a593Smuzhiyun case 2:
684*4882a593Smuzhiyun case 4:
685*4882a593Smuzhiyun /* XAUI/HiGig in Slot3 and Slot4 */
686*4882a593Smuzhiyun fm_info_set_phy_address(FM2_10GEC1, FM2_10GEC1_PHY_ADDR);
687*4882a593Smuzhiyun fm_info_set_phy_address(FM2_10GEC2, FM2_10GEC2_PHY_ADDR);
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun case 6:
690*4882a593Smuzhiyun case 7:
691*4882a593Smuzhiyun case 12:
692*4882a593Smuzhiyun case 13:
693*4882a593Smuzhiyun case 14:
694*4882a593Smuzhiyun case 15:
695*4882a593Smuzhiyun case 16:
696*4882a593Smuzhiyun case 21:
697*4882a593Smuzhiyun case 22:
698*4882a593Smuzhiyun case 23:
699*4882a593Smuzhiyun case 24:
700*4882a593Smuzhiyun case 25:
701*4882a593Smuzhiyun case 26:
702*4882a593Smuzhiyun /* XAUI/HiGig in Slot3, SGMII in Slot4 */
703*4882a593Smuzhiyun fm_info_set_phy_address(FM2_10GEC1, FM2_10GEC1_PHY_ADDR);
704*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC1, slot_qsgmii_phyaddr[4][0]);
705*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC2, slot_qsgmii_phyaddr[4][1]);
706*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC3, slot_qsgmii_phyaddr[4][2]);
707*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC4, slot_qsgmii_phyaddr[4][3]);
708*4882a593Smuzhiyun break;
709*4882a593Smuzhiyun case 27:
710*4882a593Smuzhiyun case 28:
711*4882a593Smuzhiyun case 35:
712*4882a593Smuzhiyun case 36:
713*4882a593Smuzhiyun /* SGMII in Slot3 and Slot4 */
714*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC1, slot_qsgmii_phyaddr[4][0]);
715*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC2, slot_qsgmii_phyaddr[4][1]);
716*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC3, slot_qsgmii_phyaddr[4][2]);
717*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC4, slot_qsgmii_phyaddr[4][3]);
718*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC5, slot_qsgmii_phyaddr[3][0]);
719*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC6, slot_qsgmii_phyaddr[3][1]);
720*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC9, slot_qsgmii_phyaddr[3][3]);
721*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC10, slot_qsgmii_phyaddr[3][2]);
722*4882a593Smuzhiyun break;
723*4882a593Smuzhiyun case 37:
724*4882a593Smuzhiyun case 38:
725*4882a593Smuzhiyun /* QSGMII in Slot3 and Slot4 */
726*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC1, slot_qsgmii_phyaddr[4][0]);
727*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC2, slot_qsgmii_phyaddr[4][1]);
728*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC3, slot_qsgmii_phyaddr[4][2]);
729*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC4, slot_qsgmii_phyaddr[4][3]);
730*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC5, slot_qsgmii_phyaddr[3][0]);
731*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC6, slot_qsgmii_phyaddr[3][1]);
732*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC9, slot_qsgmii_phyaddr[3][2]);
733*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC10, slot_qsgmii_phyaddr[3][3]);
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun case 39:
736*4882a593Smuzhiyun case 40:
737*4882a593Smuzhiyun case 45:
738*4882a593Smuzhiyun case 46:
739*4882a593Smuzhiyun case 47:
740*4882a593Smuzhiyun case 48:
741*4882a593Smuzhiyun /* SGMII in Slot3 */
742*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC5, slot_qsgmii_phyaddr[3][0]);
743*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC6, slot_qsgmii_phyaddr[3][1]);
744*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC9, slot_qsgmii_phyaddr[3][3]);
745*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC10, slot_qsgmii_phyaddr[3][2]);
746*4882a593Smuzhiyun /* QSGMII in Slot4 */
747*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC1, slot_qsgmii_phyaddr[4][0]);
748*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC2, slot_qsgmii_phyaddr[4][1]);
749*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC3, slot_qsgmii_phyaddr[4][2]);
750*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC4, slot_qsgmii_phyaddr[4][3]);
751*4882a593Smuzhiyun break;
752*4882a593Smuzhiyun case 49:
753*4882a593Smuzhiyun case 50:
754*4882a593Smuzhiyun case 51:
755*4882a593Smuzhiyun case 52:
756*4882a593Smuzhiyun case 53:
757*4882a593Smuzhiyun case 54:
758*4882a593Smuzhiyun fm_info_set_phy_address(FM2_10GEC1, FM2_10GEC1_PHY_ADDR);
759*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC1, slot_qsgmii_phyaddr[4][0]);
760*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC2, slot_qsgmii_phyaddr[4][1]);
761*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC3, slot_qsgmii_phyaddr[4][2]);
762*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC4, slot_qsgmii_phyaddr[4][3]);
763*4882a593Smuzhiyun break;
764*4882a593Smuzhiyun case 55:
765*4882a593Smuzhiyun case 57:
766*4882a593Smuzhiyun /* XFI in Slot3, SGMII in Slot4 */
767*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC1, slot_qsgmii_phyaddr[4][0]);
768*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC2, slot_qsgmii_phyaddr[4][1]);
769*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC3, slot_qsgmii_phyaddr[4][2]);
770*4882a593Smuzhiyun fm_info_set_phy_address(FM2_DTSEC4, slot_qsgmii_phyaddr[4][3]);
771*4882a593Smuzhiyun break;
772*4882a593Smuzhiyun default:
773*4882a593Smuzhiyun puts("Invalid SerDes2 protocol for T4240QDS\n");
774*4882a593Smuzhiyun break;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun for (i = FM2_DTSEC1; i < FM2_DTSEC1 + CONFIG_SYS_NUM_FM2_DTSEC; i++) {
778*4882a593Smuzhiyun idx = i - FM2_DTSEC1;
779*4882a593Smuzhiyun interface = fm_info_get_enet_if(i);
780*4882a593Smuzhiyun switch (interface) {
781*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
782*4882a593Smuzhiyun case PHY_INTERFACE_MODE_QSGMII:
783*4882a593Smuzhiyun if (interface == PHY_INTERFACE_MODE_QSGMII) {
784*4882a593Smuzhiyun if (idx <= 3)
785*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_2,
786*4882a593Smuzhiyun QSGMII_FM2_A);
787*4882a593Smuzhiyun else
788*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_2,
789*4882a593Smuzhiyun QSGMII_FM2_B);
790*4882a593Smuzhiyun if (lane < 0)
791*4882a593Smuzhiyun break;
792*4882a593Smuzhiyun slot = lane_to_slot_fsm2[lane];
793*4882a593Smuzhiyun debug("FM2@DTSEC%u expects QSGMII in slot %u\n",
794*4882a593Smuzhiyun idx + 1, slot);
795*4882a593Smuzhiyun } else {
796*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_2,
797*4882a593Smuzhiyun SGMII_FM2_DTSEC1 + idx);
798*4882a593Smuzhiyun if (lane < 0)
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun slot = lane_to_slot_fsm2[lane];
801*4882a593Smuzhiyun debug("FM2@DTSEC%u expects SGMII in slot %u\n",
802*4882a593Smuzhiyun idx + 1, slot);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun if (QIXIS_READ(present2) & (1 << (slot - 1)))
805*4882a593Smuzhiyun fm_disable_port(i);
806*4882a593Smuzhiyun switch (slot) {
807*4882a593Smuzhiyun case 3:
808*4882a593Smuzhiyun mdio_mux[i] = EMI1_SLOT3;
809*4882a593Smuzhiyun fm_info_set_mdio(i,
810*4882a593Smuzhiyun mii_dev_for_muxval(mdio_mux[i]));
811*4882a593Smuzhiyun break;
812*4882a593Smuzhiyun case 4:
813*4882a593Smuzhiyun mdio_mux[i] = EMI1_SLOT4;
814*4882a593Smuzhiyun fm_info_set_mdio(i,
815*4882a593Smuzhiyun mii_dev_for_muxval(mdio_mux[i]));
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun break;
819*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
820*4882a593Smuzhiyun /*
821*4882a593Smuzhiyun * If DTSEC5 is RGMII, then it's routed via via EC1 to
822*4882a593Smuzhiyun * the first on-board RGMII port. If DTSEC6 is RGMII,
823*4882a593Smuzhiyun * then it's routed via via EC2 to the second on-board
824*4882a593Smuzhiyun * RGMII port.
825*4882a593Smuzhiyun */
826*4882a593Smuzhiyun debug("FM2@DTSEC%u is RGMII at address %u\n",
827*4882a593Smuzhiyun idx + 1, i == FM2_DTSEC5 ? 1 : 2);
828*4882a593Smuzhiyun fm_info_set_phy_address(i, i == FM2_DTSEC5 ? 1 : 2);
829*4882a593Smuzhiyun mdio_mux[i] = EMI1_RGMII;
830*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun default:
833*4882a593Smuzhiyun break;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun for (i = FM2_10GEC1; i < FM2_10GEC1 + CONFIG_SYS_NUM_FM2_10GEC; i++) {
838*4882a593Smuzhiyun idx = i - FM2_10GEC1;
839*4882a593Smuzhiyun switch (fm_info_get_enet_if(i)) {
840*4882a593Smuzhiyun case PHY_INTERFACE_MODE_XGMII:
841*4882a593Smuzhiyun if ((srds_prtcl_s2 == 55) || (srds_prtcl_s2 == 57)) {
842*4882a593Smuzhiyun /* A fake PHY address to make U-Boot happy */
843*4882a593Smuzhiyun fm_info_set_phy_address(i, i);
844*4882a593Smuzhiyun } else {
845*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_2,
846*4882a593Smuzhiyun XAUI_FM2_MAC9 + idx);
847*4882a593Smuzhiyun if (lane < 0)
848*4882a593Smuzhiyun break;
849*4882a593Smuzhiyun slot = lane_to_slot_fsm2[lane];
850*4882a593Smuzhiyun if (QIXIS_READ(present2) & (1 << (slot - 1)))
851*4882a593Smuzhiyun fm_disable_port(i);
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun mdio_mux[i] = EMI2;
854*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
855*4882a593Smuzhiyun break;
856*4882a593Smuzhiyun default:
857*4882a593Smuzhiyun break;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun #endif /* CONFIG_SYS_NUM_FMAN */
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun cpu_eth_init(bis);
863*4882a593Smuzhiyun #endif /* CONFIG_FMAN_ENET */
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun return pci_eth_init(bis);
866*4882a593Smuzhiyun }
867