1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Shengzhou Liu <Shengzhou.Liu@freescale.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <command.h>
11*4882a593Smuzhiyun #include <netdev.h>
12*4882a593Smuzhiyun #include <asm/mmu.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun #include <asm/immap_85xx.h>
15*4882a593Smuzhiyun #include <asm/fsl_law.h>
16*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
17*4882a593Smuzhiyun #include <asm/fsl_portals.h>
18*4882a593Smuzhiyun #include <asm/fsl_liodn.h>
19*4882a593Smuzhiyun #include <malloc.h>
20*4882a593Smuzhiyun #include <fm_eth.h>
21*4882a593Smuzhiyun #include <fsl_mdio.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <phy.h>
24*4882a593Smuzhiyun #include <fsl_dtsec.h>
25*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
26*4882a593Smuzhiyun #include <hwconfig.h>
27*4882a593Smuzhiyun #include "../common/qixis.h"
28*4882a593Smuzhiyun #include "../common/fman.h"
29*4882a593Smuzhiyun #include "t208xqds_qixis.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define EMI_NONE 0xFFFFFFFF
32*4882a593Smuzhiyun #define EMI1_RGMII1 0
33*4882a593Smuzhiyun #define EMI1_RGMII2 1
34*4882a593Smuzhiyun #define EMI1_SLOT1 2
35*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T2080QDS)
36*4882a593Smuzhiyun #define EMI1_SLOT2 6
37*4882a593Smuzhiyun #define EMI1_SLOT3 3
38*4882a593Smuzhiyun #define EMI1_SLOT4 4
39*4882a593Smuzhiyun #define EMI1_SLOT5 5
40*4882a593Smuzhiyun #define EMI2 7
41*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T2081QDS)
42*4882a593Smuzhiyun #define EMI1_SLOT2 3
43*4882a593Smuzhiyun #define EMI1_SLOT3 4
44*4882a593Smuzhiyun #define EMI1_SLOT5 5
45*4882a593Smuzhiyun #define EMI1_SLOT6 6
46*4882a593Smuzhiyun #define EMI1_SLOT7 7
47*4882a593Smuzhiyun #define EMI2 8
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define PCCR1_SGMIIA_KX_MASK 0x00008000
51*4882a593Smuzhiyun #define PCCR1_SGMIIB_KX_MASK 0x00004000
52*4882a593Smuzhiyun #define PCCR1_SGMIIC_KX_MASK 0x00002000
53*4882a593Smuzhiyun #define PCCR1_SGMIID_KX_MASK 0x00001000
54*4882a593Smuzhiyun #define PCCR1_SGMIIE_KX_MASK 0x00000800
55*4882a593Smuzhiyun #define PCCR1_SGMIIF_KX_MASK 0x00000400
56*4882a593Smuzhiyun #define PCCR1_SGMIIG_KX_MASK 0x00000200
57*4882a593Smuzhiyun #define PCCR1_SGMIIH_KX_MASK 0x00000100
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static int mdio_mux[NUM_FM_PORTS];
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const char * const mdio_names[] = {
62*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T2080QDS)
63*4882a593Smuzhiyun "T2080QDS_MDIO_RGMII1",
64*4882a593Smuzhiyun "T2080QDS_MDIO_RGMII2",
65*4882a593Smuzhiyun "T2080QDS_MDIO_SLOT1",
66*4882a593Smuzhiyun "T2080QDS_MDIO_SLOT3",
67*4882a593Smuzhiyun "T2080QDS_MDIO_SLOT4",
68*4882a593Smuzhiyun "T2080QDS_MDIO_SLOT5",
69*4882a593Smuzhiyun "T2080QDS_MDIO_SLOT2",
70*4882a593Smuzhiyun "T2080QDS_MDIO_10GC",
71*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T2081QDS)
72*4882a593Smuzhiyun "T2081QDS_MDIO_RGMII1",
73*4882a593Smuzhiyun "T2081QDS_MDIO_RGMII2",
74*4882a593Smuzhiyun "T2081QDS_MDIO_SLOT1",
75*4882a593Smuzhiyun "T2081QDS_MDIO_SLOT2",
76*4882a593Smuzhiyun "T2081QDS_MDIO_SLOT3",
77*4882a593Smuzhiyun "T2081QDS_MDIO_SLOT5",
78*4882a593Smuzhiyun "T2081QDS_MDIO_SLOT6",
79*4882a593Smuzhiyun "T2081QDS_MDIO_SLOT7",
80*4882a593Smuzhiyun "T2081QDS_MDIO_10GC",
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Map SerDes1 8 lanes to default slot, will be initialized dynamically */
85*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T2080QDS)
86*4882a593Smuzhiyun static u8 lane_to_slot[] = {3, 3, 3, 3, 1, 1, 1, 1};
87*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T2081QDS)
88*4882a593Smuzhiyun static u8 lane_to_slot[] = {2, 2, 2, 2, 1, 1, 1, 1};
89*4882a593Smuzhiyun #endif
90*4882a593Smuzhiyun
t208xqds_mdio_name_for_muxval(u8 muxval)91*4882a593Smuzhiyun static const char *t208xqds_mdio_name_for_muxval(u8 muxval)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun return mdio_names[muxval];
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
mii_dev_for_muxval(u8 muxval)96*4882a593Smuzhiyun struct mii_dev *mii_dev_for_muxval(u8 muxval)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct mii_dev *bus;
99*4882a593Smuzhiyun const char *name = t208xqds_mdio_name_for_muxval(muxval);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (!name) {
102*4882a593Smuzhiyun printf("No bus for muxval %x\n", muxval);
103*4882a593Smuzhiyun return NULL;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun bus = miiphy_get_dev_by_name(name);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (!bus) {
109*4882a593Smuzhiyun printf("No bus by name %s\n", name);
110*4882a593Smuzhiyun return NULL;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return bus;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun struct t208xqds_mdio {
117*4882a593Smuzhiyun u8 muxval;
118*4882a593Smuzhiyun struct mii_dev *realbus;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
t208xqds_mux_mdio(u8 muxval)121*4882a593Smuzhiyun static void t208xqds_mux_mdio(u8 muxval)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun u8 brdcfg4;
124*4882a593Smuzhiyun if (muxval < 8) {
125*4882a593Smuzhiyun brdcfg4 = QIXIS_READ(brdcfg[4]);
126*4882a593Smuzhiyun brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
127*4882a593Smuzhiyun brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
128*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[4], brdcfg4);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
t208xqds_mdio_read(struct mii_dev * bus,int addr,int devad,int regnum)132*4882a593Smuzhiyun static int t208xqds_mdio_read(struct mii_dev *bus, int addr, int devad,
133*4882a593Smuzhiyun int regnum)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct t208xqds_mdio *priv = bus->priv;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun t208xqds_mux_mdio(priv->muxval);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return priv->realbus->read(priv->realbus, addr, devad, regnum);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
t208xqds_mdio_write(struct mii_dev * bus,int addr,int devad,int regnum,u16 value)142*4882a593Smuzhiyun static int t208xqds_mdio_write(struct mii_dev *bus, int addr, int devad,
143*4882a593Smuzhiyun int regnum, u16 value)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct t208xqds_mdio *priv = bus->priv;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun t208xqds_mux_mdio(priv->muxval);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return priv->realbus->write(priv->realbus, addr, devad, regnum, value);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
t208xqds_mdio_reset(struct mii_dev * bus)152*4882a593Smuzhiyun static int t208xqds_mdio_reset(struct mii_dev *bus)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct t208xqds_mdio *priv = bus->priv;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return priv->realbus->reset(priv->realbus);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
t208xqds_mdio_init(char * realbusname,u8 muxval)159*4882a593Smuzhiyun static int t208xqds_mdio_init(char *realbusname, u8 muxval)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct t208xqds_mdio *pmdio;
162*4882a593Smuzhiyun struct mii_dev *bus = mdio_alloc();
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (!bus) {
165*4882a593Smuzhiyun printf("Failed to allocate t208xqds MDIO bus\n");
166*4882a593Smuzhiyun return -1;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun pmdio = malloc(sizeof(*pmdio));
170*4882a593Smuzhiyun if (!pmdio) {
171*4882a593Smuzhiyun printf("Failed to allocate t208xqds private data\n");
172*4882a593Smuzhiyun free(bus);
173*4882a593Smuzhiyun return -1;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun bus->read = t208xqds_mdio_read;
177*4882a593Smuzhiyun bus->write = t208xqds_mdio_write;
178*4882a593Smuzhiyun bus->reset = t208xqds_mdio_reset;
179*4882a593Smuzhiyun strcpy(bus->name, t208xqds_mdio_name_for_muxval(muxval));
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun pmdio->realbus = miiphy_get_dev_by_name(realbusname);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (!pmdio->realbus) {
184*4882a593Smuzhiyun printf("No bus with name %s\n", realbusname);
185*4882a593Smuzhiyun free(bus);
186*4882a593Smuzhiyun free(pmdio);
187*4882a593Smuzhiyun return -1;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun pmdio->muxval = muxval;
191*4882a593Smuzhiyun bus->priv = pmdio;
192*4882a593Smuzhiyun return mdio_register(bus);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
board_ft_fman_fixup_port(void * fdt,char * compat,phys_addr_t addr,enum fm_port port,int offset)195*4882a593Smuzhiyun void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
196*4882a593Smuzhiyun enum fm_port port, int offset)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun int phy;
199*4882a593Smuzhiyun char alias[20];
200*4882a593Smuzhiyun char lane_mode[2][20] = {"1000BASE-KX", "10GBASE-KR"};
201*4882a593Smuzhiyun char buf[32] = "serdes-1,";
202*4882a593Smuzhiyun struct fixed_link f_link;
203*4882a593Smuzhiyun int media_type = 0;
204*4882a593Smuzhiyun int off;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
207*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T2080QDS
208*4882a593Smuzhiyun serdes_corenet_t *srds_regs =
209*4882a593Smuzhiyun (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
210*4882a593Smuzhiyun u32 srds1_pccr1 = in_be32(&srds_regs->srdspccr1);
211*4882a593Smuzhiyun #endif
212*4882a593Smuzhiyun u32 srds_s1 = in_be32(&gur->rcwsr[4]) &
213*4882a593Smuzhiyun FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
218*4882a593Smuzhiyun phy = fm_info_get_phy_address(port);
219*4882a593Smuzhiyun switch (port) {
220*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T2080QDS)
221*4882a593Smuzhiyun case FM1_DTSEC1:
222*4882a593Smuzhiyun if (hwconfig_sub("fsl_1gkx", "fm1_1g1")) {
223*4882a593Smuzhiyun media_type = 1;
224*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr,
225*4882a593Smuzhiyun "phy_1gkx1");
226*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "1gkx_pcs_mdio1");
227*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-c,",
228*4882a593Smuzhiyun (char *)lane_mode[0]);
229*4882a593Smuzhiyun out_be32(&srds_regs->srdspccr1, srds1_pccr1 |
230*4882a593Smuzhiyun PCCR1_SGMIIH_KX_MASK);
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun case FM1_DTSEC2:
234*4882a593Smuzhiyun if (hwconfig_sub("fsl_1gkx", "fm1_1g2")) {
235*4882a593Smuzhiyun media_type = 1;
236*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr,
237*4882a593Smuzhiyun "phy_1gkx2");
238*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "1gkx_pcs_mdio2");
239*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-d,",
240*4882a593Smuzhiyun (char *)lane_mode[0]);
241*4882a593Smuzhiyun out_be32(&srds_regs->srdspccr1, srds1_pccr1 |
242*4882a593Smuzhiyun PCCR1_SGMIIG_KX_MASK);
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun case FM1_DTSEC9:
246*4882a593Smuzhiyun if (hwconfig_sub("fsl_1gkx", "fm1_1g9")) {
247*4882a593Smuzhiyun media_type = 1;
248*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr,
249*4882a593Smuzhiyun "phy_1gkx9");
250*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "1gkx_pcs_mdio9");
251*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-a,",
252*4882a593Smuzhiyun (char *)lane_mode[0]);
253*4882a593Smuzhiyun out_be32(&srds_regs->srdspccr1, srds1_pccr1 |
254*4882a593Smuzhiyun PCCR1_SGMIIE_KX_MASK);
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun case FM1_DTSEC10:
258*4882a593Smuzhiyun if (hwconfig_sub("fsl_1gkx", "fm1_1g10")) {
259*4882a593Smuzhiyun media_type = 1;
260*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr,
261*4882a593Smuzhiyun "phy_1gkx10");
262*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt,
263*4882a593Smuzhiyun "1gkx_pcs_mdio10");
264*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-b,",
265*4882a593Smuzhiyun (char *)lane_mode[0]);
266*4882a593Smuzhiyun out_be32(&srds_regs->srdspccr1, srds1_pccr1 |
267*4882a593Smuzhiyun PCCR1_SGMIIF_KX_MASK);
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun if (mdio_mux[port] == EMI1_SLOT2) {
271*4882a593Smuzhiyun sprintf(alias, "phy_sgmii_s2_%x", phy);
272*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr, alias);
273*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot2");
274*4882a593Smuzhiyun } else if (mdio_mux[port] == EMI1_SLOT3) {
275*4882a593Smuzhiyun sprintf(alias, "phy_sgmii_s3_%x", phy);
276*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr, alias);
277*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot3");
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun case FM1_DTSEC5:
281*4882a593Smuzhiyun if (hwconfig_sub("fsl_1gkx", "fm1_1g5")) {
282*4882a593Smuzhiyun media_type = 1;
283*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr,
284*4882a593Smuzhiyun "phy_1gkx5");
285*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "1gkx_pcs_mdio5");
286*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-g,",
287*4882a593Smuzhiyun (char *)lane_mode[0]);
288*4882a593Smuzhiyun out_be32(&srds_regs->srdspccr1, srds1_pccr1 |
289*4882a593Smuzhiyun PCCR1_SGMIIC_KX_MASK);
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun case FM1_DTSEC6:
293*4882a593Smuzhiyun if (hwconfig_sub("fsl_1gkx", "fm1_1g6")) {
294*4882a593Smuzhiyun media_type = 1;
295*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr,
296*4882a593Smuzhiyun "phy_1gkx6");
297*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "1gkx_pcs_mdio6");
298*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-h,",
299*4882a593Smuzhiyun (char *)lane_mode[0]);
300*4882a593Smuzhiyun out_be32(&srds_regs->srdspccr1, srds1_pccr1 |
301*4882a593Smuzhiyun PCCR1_SGMIID_KX_MASK);
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun if (mdio_mux[port] == EMI1_SLOT1) {
305*4882a593Smuzhiyun sprintf(alias, "phy_sgmii_s1_%x", phy);
306*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr, alias);
307*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot1");
308*4882a593Smuzhiyun } else if (mdio_mux[port] == EMI1_SLOT2) {
309*4882a593Smuzhiyun sprintf(alias, "phy_sgmii_s2_%x", phy);
310*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr, alias);
311*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot2");
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun break;
314*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T2081QDS)
315*4882a593Smuzhiyun case FM1_DTSEC1:
316*4882a593Smuzhiyun case FM1_DTSEC2:
317*4882a593Smuzhiyun case FM1_DTSEC5:
318*4882a593Smuzhiyun case FM1_DTSEC6:
319*4882a593Smuzhiyun case FM1_DTSEC9:
320*4882a593Smuzhiyun case FM1_DTSEC10:
321*4882a593Smuzhiyun if (mdio_mux[port] == EMI1_SLOT2) {
322*4882a593Smuzhiyun sprintf(alias, "phy_sgmii_s2_%x", phy);
323*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr, alias);
324*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot2");
325*4882a593Smuzhiyun } else if (mdio_mux[port] == EMI1_SLOT3) {
326*4882a593Smuzhiyun sprintf(alias, "phy_sgmii_s3_%x", phy);
327*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr, alias);
328*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot3");
329*4882a593Smuzhiyun } else if (mdio_mux[port] == EMI1_SLOT5) {
330*4882a593Smuzhiyun sprintf(alias, "phy_sgmii_s5_%x", phy);
331*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr, alias);
332*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot5");
333*4882a593Smuzhiyun } else if (mdio_mux[port] == EMI1_SLOT6) {
334*4882a593Smuzhiyun sprintf(alias, "phy_sgmii_s6_%x", phy);
335*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr, alias);
336*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot6");
337*4882a593Smuzhiyun } else if (mdio_mux[port] == EMI1_SLOT7) {
338*4882a593Smuzhiyun sprintf(alias, "phy_sgmii_s7_%x", phy);
339*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr, alias);
340*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "emi1_slot7");
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun break;
343*4882a593Smuzhiyun #endif
344*4882a593Smuzhiyun default:
345*4882a593Smuzhiyun break;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun if (media_type) {
348*4882a593Smuzhiyun /* set property for 1000BASE-KX in dtb */
349*4882a593Smuzhiyun off = fdt_node_offset_by_compat_reg(fdt,
350*4882a593Smuzhiyun "fsl,fman-memac-mdio", addr + 0x1000);
351*4882a593Smuzhiyun fdt_setprop_string(fdt, off, "lane-instance", buf);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII) {
355*4882a593Smuzhiyun switch (srds_s1) {
356*4882a593Smuzhiyun case 0x66: /* XFI interface */
357*4882a593Smuzhiyun case 0x6b:
358*4882a593Smuzhiyun case 0x6c:
359*4882a593Smuzhiyun case 0x6d:
360*4882a593Smuzhiyun case 0x71:
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun * if the 10G is XFI, check hwconfig to see what is the
363*4882a593Smuzhiyun * media type, there are two types, fiber or copper,
364*4882a593Smuzhiyun * fix the dtb accordingly.
365*4882a593Smuzhiyun */
366*4882a593Smuzhiyun switch (port) {
367*4882a593Smuzhiyun case FM1_10GEC1:
368*4882a593Smuzhiyun if (hwconfig_sub("fsl_10gkr_copper", "fm1_10g1")) {
369*4882a593Smuzhiyun /* it's MAC9 */
370*4882a593Smuzhiyun media_type = 1;
371*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr,
372*4882a593Smuzhiyun "phy_xfi9");
373*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "xfi_pcs_mdio9");
374*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-a,",
375*4882a593Smuzhiyun (char *)lane_mode[1]);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun case FM1_10GEC2:
379*4882a593Smuzhiyun if (hwconfig_sub("fsl_10gkr_copper", "fm1_10g2")) {
380*4882a593Smuzhiyun /* it's MAC10 */
381*4882a593Smuzhiyun media_type = 1;
382*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr,
383*4882a593Smuzhiyun "phy_xfi10");
384*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "xfi_pcs_mdio10");
385*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-b,",
386*4882a593Smuzhiyun (char *)lane_mode[1]);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun case FM1_10GEC3:
390*4882a593Smuzhiyun if (hwconfig_sub("fsl_10gkr_copper", "fm1_10g3")) {
391*4882a593Smuzhiyun /* it's MAC1 */
392*4882a593Smuzhiyun media_type = 1;
393*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr,
394*4882a593Smuzhiyun "phy_xfi1");
395*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "xfi_pcs_mdio1");
396*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-c,",
397*4882a593Smuzhiyun (char *)lane_mode[1]);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun case FM1_10GEC4:
401*4882a593Smuzhiyun if (hwconfig_sub("fsl_10gkr_copper", "fm1_10g4")) {
402*4882a593Smuzhiyun /* it's MAC2 */
403*4882a593Smuzhiyun media_type = 1;
404*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr,
405*4882a593Smuzhiyun "phy_xfi2");
406*4882a593Smuzhiyun fdt_status_okay_by_alias(fdt, "xfi_pcs_mdio2");
407*4882a593Smuzhiyun sprintf(buf, "%s%s%s", buf, "lane-d,",
408*4882a593Smuzhiyun (char *)lane_mode[1]);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun default:
412*4882a593Smuzhiyun return;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (!media_type) {
416*4882a593Smuzhiyun /* fixed-link is used for XFI fiber cable */
417*4882a593Smuzhiyun f_link.phy_id = port;
418*4882a593Smuzhiyun f_link.duplex = 1;
419*4882a593Smuzhiyun f_link.link_speed = 10000;
420*4882a593Smuzhiyun f_link.pause = 0;
421*4882a593Smuzhiyun f_link.asym_pause = 0;
422*4882a593Smuzhiyun fdt_delprop(fdt, offset, "phy-handle");
423*4882a593Smuzhiyun fdt_setprop(fdt, offset, "fixed-link", &f_link,
424*4882a593Smuzhiyun sizeof(f_link));
425*4882a593Smuzhiyun } else {
426*4882a593Smuzhiyun /* set property for copper cable */
427*4882a593Smuzhiyun off = fdt_node_offset_by_compat_reg(fdt,
428*4882a593Smuzhiyun "fsl,fman-memac-mdio", addr + 0x1000);
429*4882a593Smuzhiyun fdt_setprop_string(fdt, off,
430*4882a593Smuzhiyun "lane-instance", buf);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun default:
434*4882a593Smuzhiyun break;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
fdt_fixup_board_enet(void * fdt)439*4882a593Smuzhiyun void fdt_fixup_board_enet(void *fdt)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun return;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /*
445*4882a593Smuzhiyun * This function reads RCW to check if Serdes1{A:H} is configured
446*4882a593Smuzhiyun * to slot 1/2/3/4/5/6/7 and update the lane_to_slot[] array accordingly
447*4882a593Smuzhiyun */
initialize_lane_to_slot(void)448*4882a593Smuzhiyun static void initialize_lane_to_slot(void)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
451*4882a593Smuzhiyun u32 srds_s1 = in_be32(&gur->rcwsr[4]) &
452*4882a593Smuzhiyun FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun switch (srds_s1) {
457*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T2080QDS)
458*4882a593Smuzhiyun case 0x51:
459*4882a593Smuzhiyun case 0x5f:
460*4882a593Smuzhiyun case 0x65:
461*4882a593Smuzhiyun case 0x6b:
462*4882a593Smuzhiyun case 0x71:
463*4882a593Smuzhiyun lane_to_slot[5] = 2;
464*4882a593Smuzhiyun lane_to_slot[6] = 2;
465*4882a593Smuzhiyun lane_to_slot[7] = 2;
466*4882a593Smuzhiyun break;
467*4882a593Smuzhiyun case 0xa6:
468*4882a593Smuzhiyun case 0x8e:
469*4882a593Smuzhiyun case 0x8f:
470*4882a593Smuzhiyun case 0x82:
471*4882a593Smuzhiyun case 0x83:
472*4882a593Smuzhiyun case 0xd3:
473*4882a593Smuzhiyun case 0xd9:
474*4882a593Smuzhiyun case 0xcb:
475*4882a593Smuzhiyun lane_to_slot[6] = 2;
476*4882a593Smuzhiyun lane_to_slot[7] = 2;
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun case 0xda:
479*4882a593Smuzhiyun lane_to_slot[4] = 3;
480*4882a593Smuzhiyun lane_to_slot[5] = 3;
481*4882a593Smuzhiyun lane_to_slot[6] = 3;
482*4882a593Smuzhiyun lane_to_slot[7] = 3;
483*4882a593Smuzhiyun break;
484*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T2081QDS)
485*4882a593Smuzhiyun case 0x6b:
486*4882a593Smuzhiyun lane_to_slot[4] = 1;
487*4882a593Smuzhiyun lane_to_slot[5] = 3;
488*4882a593Smuzhiyun lane_to_slot[6] = 3;
489*4882a593Smuzhiyun lane_to_slot[7] = 3;
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun case 0xca:
492*4882a593Smuzhiyun case 0xcb:
493*4882a593Smuzhiyun lane_to_slot[1] = 7;
494*4882a593Smuzhiyun lane_to_slot[2] = 6;
495*4882a593Smuzhiyun lane_to_slot[3] = 5;
496*4882a593Smuzhiyun lane_to_slot[5] = 3;
497*4882a593Smuzhiyun lane_to_slot[6] = 3;
498*4882a593Smuzhiyun lane_to_slot[7] = 3;
499*4882a593Smuzhiyun break;
500*4882a593Smuzhiyun case 0xf2:
501*4882a593Smuzhiyun lane_to_slot[1] = 7;
502*4882a593Smuzhiyun lane_to_slot[2] = 7;
503*4882a593Smuzhiyun lane_to_slot[3] = 7;
504*4882a593Smuzhiyun lane_to_slot[5] = 4;
505*4882a593Smuzhiyun lane_to_slot[6] = 3;
506*4882a593Smuzhiyun lane_to_slot[7] = 7;
507*4882a593Smuzhiyun break;
508*4882a593Smuzhiyun #endif
509*4882a593Smuzhiyun default:
510*4882a593Smuzhiyun break;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
board_eth_init(bd_t * bis)514*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun #if defined(CONFIG_FMAN_ENET)
517*4882a593Smuzhiyun int i, idx, lane, slot, interface;
518*4882a593Smuzhiyun struct memac_mdio_info dtsec_mdio_info;
519*4882a593Smuzhiyun struct memac_mdio_info tgec_mdio_info;
520*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
521*4882a593Smuzhiyun u32 rcwsr13 = in_be32(&gur->rcwsr[13]);
522*4882a593Smuzhiyun u32 srds_s1;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun srds_s1 = in_be32(&gur->rcwsr[4]) &
525*4882a593Smuzhiyun FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
526*4882a593Smuzhiyun srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun initialize_lane_to_slot();
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* Initialize the mdio_mux array so we can recognize empty elements */
531*4882a593Smuzhiyun for (i = 0; i < NUM_FM_PORTS; i++)
532*4882a593Smuzhiyun mdio_mux[i] = EMI_NONE;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun dtsec_mdio_info.regs =
535*4882a593Smuzhiyun (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* Register the 1G MDIO bus */
540*4882a593Smuzhiyun fm_memac_mdio_init(bis, &dtsec_mdio_info);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun tgec_mdio_info.regs =
543*4882a593Smuzhiyun (struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
544*4882a593Smuzhiyun tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Register the 10G MDIO bus */
547*4882a593Smuzhiyun fm_memac_mdio_init(bis, &tgec_mdio_info);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* Register the muxing front-ends to the MDIO buses */
550*4882a593Smuzhiyun t208xqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII1);
551*4882a593Smuzhiyun t208xqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII2);
552*4882a593Smuzhiyun t208xqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
553*4882a593Smuzhiyun t208xqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
554*4882a593Smuzhiyun t208xqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT3);
555*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T2080QDS)
556*4882a593Smuzhiyun t208xqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
557*4882a593Smuzhiyun #endif
558*4882a593Smuzhiyun t208xqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT5);
559*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T2081QDS)
560*4882a593Smuzhiyun t208xqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT6);
561*4882a593Smuzhiyun t208xqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT7);
562*4882a593Smuzhiyun #endif
563*4882a593Smuzhiyun t208xqds_mdio_init(DEFAULT_FM_TGEC_MDIO_NAME, EMI2);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* Set the two on-board RGMII PHY address */
566*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR);
567*4882a593Smuzhiyun if ((rcwsr13 & FSL_CORENET_RCWSR13_EC2) ==
568*4882a593Smuzhiyun FSL_CORENET_RCWSR13_EC2_DTSEC4_RGMII)
569*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR);
570*4882a593Smuzhiyun else
571*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC10, RGMII_PHY2_ADDR);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun switch (srds_s1) {
574*4882a593Smuzhiyun case 0x1b:
575*4882a593Smuzhiyun case 0x1c:
576*4882a593Smuzhiyun case 0x95:
577*4882a593Smuzhiyun case 0xa2:
578*4882a593Smuzhiyun case 0x94:
579*4882a593Smuzhiyun /* T2080QDS: SGMII in Slot3; T2081QDS: SGMII in Slot2 */
580*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
581*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT2_PHY_ADDR);
582*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT3_PHY_ADDR);
583*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT4_PHY_ADDR);
584*4882a593Smuzhiyun /* T2080QDS: SGMII in Slot2; T2081QDS: SGMII in Slot1 */
585*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT3_PHY_ADDR);
586*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT4_PHY_ADDR);
587*4882a593Smuzhiyun break;
588*4882a593Smuzhiyun case 0x50:
589*4882a593Smuzhiyun case 0x51:
590*4882a593Smuzhiyun case 0x5e:
591*4882a593Smuzhiyun case 0x5f:
592*4882a593Smuzhiyun case 0x64:
593*4882a593Smuzhiyun case 0x65:
594*4882a593Smuzhiyun /* T2080QDS: XAUI/HiGig in Slot3; T2081QDS: in Slot2 */
595*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC1, FM1_10GEC1_PHY_ADDR);
596*4882a593Smuzhiyun /* T2080QDS: SGMII in Slot2; T2081QDS: in Slot3 */
597*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT3_PHY_ADDR);
598*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT4_PHY_ADDR);
599*4882a593Smuzhiyun break;
600*4882a593Smuzhiyun case 0x66:
601*4882a593Smuzhiyun case 0x67:
602*4882a593Smuzhiyun /*
603*4882a593Smuzhiyun * XFI does not need a PHY to work, but to avoid U-Boot use
604*4882a593Smuzhiyun * default PHY address which is zero to a MAC when it found
605*4882a593Smuzhiyun * a MAC has no PHY address, we give a PHY address to XFI
606*4882a593Smuzhiyun * MAC, and should not use a real XAUI PHY address, since
607*4882a593Smuzhiyun * MDIO can access it successfully, and then MDIO thinks
608*4882a593Smuzhiyun * the XAUI card is used for the XFI MAC, which will cause
609*4882a593Smuzhiyun * error.
610*4882a593Smuzhiyun */
611*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC1, 4);
612*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC2, 5);
613*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC3, 6);
614*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC4, 7);
615*4882a593Smuzhiyun break;
616*4882a593Smuzhiyun case 0x6a:
617*4882a593Smuzhiyun case 0x6b:
618*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC1, 4);
619*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC2, 5);
620*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC3, 6);
621*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC4, 7);
622*4882a593Smuzhiyun /* T2080QDS: SGMII in Slot2; T2081QDS: in Slot3 */
623*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT3_PHY_ADDR);
624*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT2_PHY_ADDR);
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun case 0x6c:
627*4882a593Smuzhiyun case 0x6d:
628*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC1, 4);
629*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC2, 5);
630*4882a593Smuzhiyun /* T2080QDS: SGMII in Slot3; T2081QDS: in Slot2 */
631*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT3_PHY_ADDR);
632*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT4_PHY_ADDR);
633*4882a593Smuzhiyun break;
634*4882a593Smuzhiyun case 0x70:
635*4882a593Smuzhiyun case 0x71:
636*4882a593Smuzhiyun /* SGMII in Slot3 */
637*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT3_PHY_ADDR);
638*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT4_PHY_ADDR);
639*4882a593Smuzhiyun /* SGMII in Slot2 */
640*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT3_PHY_ADDR);
641*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT2_PHY_ADDR);
642*4882a593Smuzhiyun break;
643*4882a593Smuzhiyun case 0xa6:
644*4882a593Smuzhiyun case 0x8e:
645*4882a593Smuzhiyun case 0x8f:
646*4882a593Smuzhiyun case 0x82:
647*4882a593Smuzhiyun case 0x83:
648*4882a593Smuzhiyun /* SGMII in Slot3 */
649*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
650*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT2_PHY_ADDR);
651*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT3_PHY_ADDR);
652*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT4_PHY_ADDR);
653*4882a593Smuzhiyun /* SGMII in Slot2 */
654*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT3_PHY_ADDR);
655*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT2_PHY_ADDR);
656*4882a593Smuzhiyun break;
657*4882a593Smuzhiyun case 0xa4:
658*4882a593Smuzhiyun case 0x96:
659*4882a593Smuzhiyun case 0x8a:
660*4882a593Smuzhiyun /* SGMII in Slot3 */
661*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
662*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT2_PHY_ADDR);
663*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT3_PHY_ADDR);
664*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT4_PHY_ADDR);
665*4882a593Smuzhiyun break;
666*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T2080QDS)
667*4882a593Smuzhiyun case 0xd9:
668*4882a593Smuzhiyun case 0xd3:
669*4882a593Smuzhiyun case 0xcb:
670*4882a593Smuzhiyun /* SGMII in Slot3 */
671*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT2_PHY_ADDR);
672*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT3_PHY_ADDR);
673*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT4_PHY_ADDR);
674*4882a593Smuzhiyun /* SGMII in Slot2 */
675*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT3_PHY_ADDR);
676*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT2_PHY_ADDR);
677*4882a593Smuzhiyun break;
678*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T2081QDS)
679*4882a593Smuzhiyun case 0xca:
680*4882a593Smuzhiyun case 0xcb:
681*4882a593Smuzhiyun /* SGMII in Slot3 */
682*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT1_PHY_ADDR);
683*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT2_PHY_ADDR);
684*4882a593Smuzhiyun /* SGMII in Slot5 */
685*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
686*4882a593Smuzhiyun /* SGMII in Slot6 */
687*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT1_PHY_ADDR);
688*4882a593Smuzhiyun /* SGMII in Slot7 */
689*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT3_PHY_ADDR);
690*4882a593Smuzhiyun break;
691*4882a593Smuzhiyun #endif
692*4882a593Smuzhiyun case 0xf2:
693*4882a593Smuzhiyun /* T2080QDS: SGMII in Slot3; T2081QDS: SGMII in Slot7 */
694*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT1_PHY_ADDR);
695*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT2_PHY_ADDR);
696*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT3_PHY_ADDR);
697*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT4_PHY_ADDR);
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun default:
700*4882a593Smuzhiyun break;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
704*4882a593Smuzhiyun idx = i - FM1_DTSEC1;
705*4882a593Smuzhiyun interface = fm_info_get_enet_if(i);
706*4882a593Smuzhiyun switch (interface) {
707*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
708*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_1,
709*4882a593Smuzhiyun SGMII_FM1_DTSEC1 + idx);
710*4882a593Smuzhiyun if (lane < 0)
711*4882a593Smuzhiyun break;
712*4882a593Smuzhiyun slot = lane_to_slot[lane];
713*4882a593Smuzhiyun debug("FM1@DTSEC%u expects SGMII in slot %u\n",
714*4882a593Smuzhiyun idx + 1, slot);
715*4882a593Smuzhiyun if (QIXIS_READ(present2) & (1 << (slot - 1)))
716*4882a593Smuzhiyun fm_disable_port(i);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun switch (slot) {
719*4882a593Smuzhiyun case 1:
720*4882a593Smuzhiyun mdio_mux[i] = EMI1_SLOT1;
721*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(
722*4882a593Smuzhiyun mdio_mux[i]));
723*4882a593Smuzhiyun break;
724*4882a593Smuzhiyun case 2:
725*4882a593Smuzhiyun mdio_mux[i] = EMI1_SLOT2;
726*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(
727*4882a593Smuzhiyun mdio_mux[i]));
728*4882a593Smuzhiyun break;
729*4882a593Smuzhiyun case 3:
730*4882a593Smuzhiyun mdio_mux[i] = EMI1_SLOT3;
731*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(
732*4882a593Smuzhiyun mdio_mux[i]));
733*4882a593Smuzhiyun break;
734*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T2081QDS)
735*4882a593Smuzhiyun case 5:
736*4882a593Smuzhiyun mdio_mux[i] = EMI1_SLOT5;
737*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(
738*4882a593Smuzhiyun mdio_mux[i]));
739*4882a593Smuzhiyun break;
740*4882a593Smuzhiyun case 6:
741*4882a593Smuzhiyun mdio_mux[i] = EMI1_SLOT6;
742*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(
743*4882a593Smuzhiyun mdio_mux[i]));
744*4882a593Smuzhiyun break;
745*4882a593Smuzhiyun case 7:
746*4882a593Smuzhiyun mdio_mux[i] = EMI1_SLOT7;
747*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(
748*4882a593Smuzhiyun mdio_mux[i]));
749*4882a593Smuzhiyun break;
750*4882a593Smuzhiyun #endif
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun break;
753*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
754*4882a593Smuzhiyun if (i == FM1_DTSEC3)
755*4882a593Smuzhiyun mdio_mux[i] = EMI1_RGMII1;
756*4882a593Smuzhiyun else if (i == FM1_DTSEC4 || FM1_DTSEC10)
757*4882a593Smuzhiyun mdio_mux[i] = EMI1_RGMII2;
758*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
759*4882a593Smuzhiyun break;
760*4882a593Smuzhiyun default:
761*4882a593Smuzhiyun break;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
766*4882a593Smuzhiyun idx = i - FM1_10GEC1;
767*4882a593Smuzhiyun switch (fm_info_get_enet_if(i)) {
768*4882a593Smuzhiyun case PHY_INTERFACE_MODE_XGMII:
769*4882a593Smuzhiyun if (srds_s1 == 0x51) {
770*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_1,
771*4882a593Smuzhiyun XAUI_FM1_MAC9 + idx);
772*4882a593Smuzhiyun } else if ((srds_s1 == 0x5f) || (srds_s1 == 0x65)) {
773*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_1,
774*4882a593Smuzhiyun HIGIG_FM1_MAC9 + idx);
775*4882a593Smuzhiyun } else {
776*4882a593Smuzhiyun if (i == FM1_10GEC1 || i == FM1_10GEC2)
777*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_1,
778*4882a593Smuzhiyun XFI_FM1_MAC9 + idx);
779*4882a593Smuzhiyun else
780*4882a593Smuzhiyun lane = serdes_get_first_lane(FSL_SRDS_1,
781*4882a593Smuzhiyun XFI_FM1_MAC1 + idx);
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (lane < 0)
785*4882a593Smuzhiyun break;
786*4882a593Smuzhiyun mdio_mux[i] = EMI2;
787*4882a593Smuzhiyun fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if ((srds_s1 == 0x66) || (srds_s1 == 0x6b) ||
790*4882a593Smuzhiyun (srds_s1 == 0x6a) || (srds_s1 == 0x70) ||
791*4882a593Smuzhiyun (srds_s1 == 0x6c) || (srds_s1 == 0x6d) ||
792*4882a593Smuzhiyun (srds_s1 == 0x71)) {
793*4882a593Smuzhiyun /* As XFI is in cage intead of a slot, so
794*4882a593Smuzhiyun * ensure doesn't disable the corresponding port
795*4882a593Smuzhiyun */
796*4882a593Smuzhiyun break;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun slot = lane_to_slot[lane];
800*4882a593Smuzhiyun if (QIXIS_READ(present2) & (1 << (slot - 1)))
801*4882a593Smuzhiyun fm_disable_port(i);
802*4882a593Smuzhiyun break;
803*4882a593Smuzhiyun default:
804*4882a593Smuzhiyun break;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun cpu_eth_init(bis);
809*4882a593Smuzhiyun #endif /* CONFIG_FMAN_ENET */
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun return pci_eth_init(bis);
812*4882a593Smuzhiyun }
813