xref: /OK3568_Linux_fs/u-boot/board/freescale/t104xrdb/t104xrdb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <command.h>
9*4882a593Smuzhiyun #include <hwconfig.h>
10*4882a593Smuzhiyun #include <netdev.h>
11*4882a593Smuzhiyun #include <linux/compiler.h>
12*4882a593Smuzhiyun #include <asm/mmu.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun #include <asm/cache.h>
15*4882a593Smuzhiyun #include <asm/immap_85xx.h>
16*4882a593Smuzhiyun #include <asm/fsl_fdt.h>
17*4882a593Smuzhiyun #include <asm/fsl_law.h>
18*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
19*4882a593Smuzhiyun #include <asm/fsl_liodn.h>
20*4882a593Smuzhiyun #include <fm_eth.h>
21*4882a593Smuzhiyun #include "../common/sleep.h"
22*4882a593Smuzhiyun #include "t104xrdb.h"
23*4882a593Smuzhiyun #include "cpld.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun 
checkboard(void)27*4882a593Smuzhiyun int checkboard(void)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	struct cpu_type *cpu = gd->arch.cpu;
30*4882a593Smuzhiyun 	u8 sw;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
33*4882a593Smuzhiyun 	printf("Board: %sD4RDB\n", cpu->name);
34*4882a593Smuzhiyun #else
35*4882a593Smuzhiyun 	printf("Board: %sRDB\n", cpu->name);
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun 	printf("Board rev: 0x%02x CPLD ver: 0x%02x, ",
38*4882a593Smuzhiyun 	       CPLD_READ(hw_ver), CPLD_READ(sw_ver));
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	sw = CPLD_READ(flash_ctl_status);
41*4882a593Smuzhiyun 	sw = ((sw & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	printf("vBank: %d\n", sw);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	return 0;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
board_early_init_f(void)48*4882a593Smuzhiyun int board_early_init_f(void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
51*4882a593Smuzhiyun 	if (is_warm_boot())
52*4882a593Smuzhiyun 		fsl_dp_disable_console();
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	return 0;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
board_early_init_r(void)58*4882a593Smuzhiyun int board_early_init_r(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_BASE
61*4882a593Smuzhiyun 	const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
62*4882a593Smuzhiyun 	int flash_esel = find_tlb_idx((void *)flashbase, 1);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/*
65*4882a593Smuzhiyun 	 * Remap Boot flash region to caching-inhibited
66*4882a593Smuzhiyun 	 * so that flash can be erased properly.
67*4882a593Smuzhiyun 	 */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* Flush d-cache and invalidate i-cache of any FLASH data */
70*4882a593Smuzhiyun 	flush_dcache();
71*4882a593Smuzhiyun 	invalidate_icache();
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	if (flash_esel == -1) {
74*4882a593Smuzhiyun 		/* very unlikely unless something is messed up */
75*4882a593Smuzhiyun 		puts("Error: Could not find TLB for FLASH BASE\n");
76*4882a593Smuzhiyun 		flash_esel = 2;	/* give our best effort to continue */
77*4882a593Smuzhiyun 	} else {
78*4882a593Smuzhiyun 		/* invalidate existing TLB entry for flash */
79*4882a593Smuzhiyun 		disable_tlb(flash_esel);
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
83*4882a593Smuzhiyun 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
84*4882a593Smuzhiyun 		0, flash_esel, BOOKE_PAGESZ_256M, 1);
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun 	return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
misc_init_r(void)89*4882a593Smuzhiyun int misc_init_r(void)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
92*4882a593Smuzhiyun 	u32 srds_s1;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	srds_s1 = in_be32(&gur->rcwsr[4]) >> 24;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	printf("SERDES Reference : 0x%X\n", srds_s1);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* select SGMII*/
99*4882a593Smuzhiyun 	if (srds_s1 == 0x86)
100*4882a593Smuzhiyun 		CPLD_WRITE(misc_ctl_status, CPLD_READ(misc_ctl_status) |
101*4882a593Smuzhiyun 					 MISC_CTL_SG_SEL);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* select SGMII and Aurora*/
104*4882a593Smuzhiyun 	if (srds_s1 == 0x8E)
105*4882a593Smuzhiyun 		CPLD_WRITE(misc_ctl_status, CPLD_READ(misc_ctl_status) |
106*4882a593Smuzhiyun 					 MISC_CTL_SG_SEL | MISC_CTL_AURORA_SEL);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1040D4RDB)
109*4882a593Smuzhiyun 	if (hwconfig("qe-tdm")) {
110*4882a593Smuzhiyun 		CPLD_WRITE(sfp_ctl_status, CPLD_READ(sfp_ctl_status) |
111*4882a593Smuzhiyun 			   MISC_MUX_QE_TDM);
112*4882a593Smuzhiyun 		printf("QECSR : 0x%02x, mux to qe-tdm\n",
113*4882a593Smuzhiyun 		       CPLD_READ(sfp_ctl_status));
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 	/* Mask all CPLD interrupt sources, except QSGMII interrupts */
116*4882a593Smuzhiyun 	if (CPLD_READ(sw_ver) < 0x03) {
117*4882a593Smuzhiyun 		debug("CPLD SW version 0x%02x doesn't support int_mask\n",
118*4882a593Smuzhiyun 		      CPLD_READ(sw_ver));
119*4882a593Smuzhiyun 	} else {
120*4882a593Smuzhiyun 		CPLD_WRITE(int_mask, CPLD_INT_MASK_ALL &
121*4882a593Smuzhiyun 			   ~(CPLD_INT_MASK_QSGMII1 | CPLD_INT_MASK_QSGMII2));
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
ft_board_setup(void * blob,bd_t * bd)128*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	phys_addr_t base;
131*4882a593Smuzhiyun 	phys_size_t size;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	base = env_get_bootm_low();
136*4882a593Smuzhiyun 	size = env_get_bootm_size();
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	fdt_fixup_memory(blob, (u64)base, (u64)size);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #ifdef CONFIG_PCI
141*4882a593Smuzhiyun 	pci_of_setup(blob, bd);
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	fdt_fixup_liodn(blob);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB
147*4882a593Smuzhiyun 	fsl_fdt_fixup_dr_usb(blob, bd);
148*4882a593Smuzhiyun #endif
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
151*4882a593Smuzhiyun 	fdt_fixup_fman_ethernet(blob);
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (hwconfig("qe-tdm"))
155*4882a593Smuzhiyun 		fdt_del_diu(blob);
156*4882a593Smuzhiyun 	return 0;
157*4882a593Smuzhiyun }
158