xref: /OK3568_Linux_fs/u-boot/board/freescale/t1040qds/t1040qds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <command.h>
9*4882a593Smuzhiyun #include <i2c.h>
10*4882a593Smuzhiyun #include <netdev.h>
11*4882a593Smuzhiyun #include <linux/compiler.h>
12*4882a593Smuzhiyun #include <asm/mmu.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun #include <asm/cache.h>
15*4882a593Smuzhiyun #include <asm/immap_85xx.h>
16*4882a593Smuzhiyun #include <asm/fsl_law.h>
17*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
18*4882a593Smuzhiyun #include <asm/fsl_liodn.h>
19*4882a593Smuzhiyun #include <fm_eth.h>
20*4882a593Smuzhiyun #include <hwconfig.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "../common/sleep.h"
23*4882a593Smuzhiyun #include "../common/qixis.h"
24*4882a593Smuzhiyun #include "t1040qds.h"
25*4882a593Smuzhiyun #include "t1040qds_qixis.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun 
checkboard(void)29*4882a593Smuzhiyun int checkboard(void)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	char buf[64];
32*4882a593Smuzhiyun 	u8 sw;
33*4882a593Smuzhiyun 	struct cpu_type *cpu = gd->arch.cpu;
34*4882a593Smuzhiyun 	static const char *const freq[] = {"100", "125", "156.25", "161.13",
35*4882a593Smuzhiyun 						"122.88", "122.88", "122.88"};
36*4882a593Smuzhiyun 	int clock;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	printf("Board: %sQDS, ", cpu->name);
39*4882a593Smuzhiyun 	printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, ",
40*4882a593Smuzhiyun 	       QIXIS_READ(id), QIXIS_READ(arch));
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	sw = QIXIS_READ(brdcfg[0]);
43*4882a593Smuzhiyun 	sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	if (sw < 0x8)
46*4882a593Smuzhiyun 		printf("vBank: %d\n", sw);
47*4882a593Smuzhiyun 	else if (sw == 0x8)
48*4882a593Smuzhiyun 		puts("PromJet\n");
49*4882a593Smuzhiyun 	else if (sw == 0x9)
50*4882a593Smuzhiyun 		puts("NAND\n");
51*4882a593Smuzhiyun 	else if (sw == 0x15)
52*4882a593Smuzhiyun 		printf("IFCCard\n");
53*4882a593Smuzhiyun 	else
54*4882a593Smuzhiyun 		printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	printf("FPGA: v%d (%s), build %d",
57*4882a593Smuzhiyun 	       (int)QIXIS_READ(scver), qixis_read_tag(buf),
58*4882a593Smuzhiyun 	       (int)qixis_read_minor());
59*4882a593Smuzhiyun 	/* the timestamp string contains "\n" at the end */
60*4882a593Smuzhiyun 	printf(" on %s", qixis_read_time(buf));
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/*
63*4882a593Smuzhiyun 	 * Display the actual SERDES reference clocks as configured by the
64*4882a593Smuzhiyun 	 * dip switches on the board.  Note that the SWx registers could
65*4882a593Smuzhiyun 	 * technically be set to force the reference clocks to match the
66*4882a593Smuzhiyun 	 * values that the SERDES expects (or vice versa).  For now, however,
67*4882a593Smuzhiyun 	 * we just display both values and hope the user notices when they
68*4882a593Smuzhiyun 	 * don't match.
69*4882a593Smuzhiyun 	 */
70*4882a593Smuzhiyun 	puts("SERDES Reference: ");
71*4882a593Smuzhiyun 	sw = QIXIS_READ(brdcfg[2]);
72*4882a593Smuzhiyun 	clock = (sw >> 6) & 3;
73*4882a593Smuzhiyun 	printf("Clock1=%sMHz ", freq[clock]);
74*4882a593Smuzhiyun 	clock = (sw >> 4) & 3;
75*4882a593Smuzhiyun 	printf("Clock2=%sMHz\n", freq[clock]);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	return 0;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
select_i2c_ch_pca9547(u8 ch)80*4882a593Smuzhiyun int select_i2c_ch_pca9547(u8 ch)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	int ret;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
85*4882a593Smuzhiyun 	if (ret) {
86*4882a593Smuzhiyun 		puts("PCA: failed to select proper channel\n");
87*4882a593Smuzhiyun 		return ret;
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
qe_board_setup(void)93*4882a593Smuzhiyun static void qe_board_setup(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	u8 brdcfg15, brdcfg9;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	if (hwconfig("qe") && hwconfig("tdm")) {
98*4882a593Smuzhiyun 		brdcfg15 = QIXIS_READ(brdcfg[15]);
99*4882a593Smuzhiyun 		/*
100*4882a593Smuzhiyun 		 * TDMRiser uses QE-TDM
101*4882a593Smuzhiyun 		 * Route QE_TDM signals to TDM Riser slot
102*4882a593Smuzhiyun 		 */
103*4882a593Smuzhiyun 		QIXIS_WRITE(brdcfg[15], brdcfg15 | 7);
104*4882a593Smuzhiyun 	} else if (hwconfig("qe") && hwconfig("uart")) {
105*4882a593Smuzhiyun 		brdcfg15 = QIXIS_READ(brdcfg[15]);
106*4882a593Smuzhiyun 		brdcfg9 = QIXIS_READ(brdcfg[9]);
107*4882a593Smuzhiyun 		/*
108*4882a593Smuzhiyun 		 * Route QE_TDM signals to UCC
109*4882a593Smuzhiyun 		 * ProfiBus controlled by UCC3
110*4882a593Smuzhiyun 		 */
111*4882a593Smuzhiyun 		brdcfg15 &= 0xfc;
112*4882a593Smuzhiyun 		QIXIS_WRITE(brdcfg[15], brdcfg15 | 2);
113*4882a593Smuzhiyun 		QIXIS_WRITE(brdcfg[9], brdcfg9 | 4);
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
board_early_init_f(void)117*4882a593Smuzhiyun int board_early_init_f(void)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
120*4882a593Smuzhiyun 	if (is_warm_boot())
121*4882a593Smuzhiyun 		fsl_dp_disable_console();
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
board_early_init_r(void)127*4882a593Smuzhiyun int board_early_init_r(void)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_BASE
130*4882a593Smuzhiyun 	const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
131*4882a593Smuzhiyun 	int flash_esel = find_tlb_idx((void *)flashbase, 1);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/*
134*4882a593Smuzhiyun 	 * Remap Boot flash + PROMJET region to caching-inhibited
135*4882a593Smuzhiyun 	 * so that flash can be erased properly.
136*4882a593Smuzhiyun 	 */
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* Flush d-cache and invalidate i-cache of any FLASH data */
139*4882a593Smuzhiyun 	flush_dcache();
140*4882a593Smuzhiyun 	invalidate_icache();
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (flash_esel == -1) {
143*4882a593Smuzhiyun 		/* very unlikely unless something is messed up */
144*4882a593Smuzhiyun 		puts("Error: Could not find TLB for FLASH BASE\n");
145*4882a593Smuzhiyun 		flash_esel = 2;	/* give our best effort to continue */
146*4882a593Smuzhiyun 	} else {
147*4882a593Smuzhiyun 		/* invalidate existing TLB entry for flash + promjet */
148*4882a593Smuzhiyun 		disable_tlb(flash_esel);
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
152*4882a593Smuzhiyun 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
153*4882a593Smuzhiyun 		0, flash_esel, BOOKE_PAGESZ_256M, 1);
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun 	select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
get_board_sys_clk(void)160*4882a593Smuzhiyun unsigned long get_board_sys_clk(void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	switch (sysclk_conf & 0x0F) {
165*4882a593Smuzhiyun 	case QIXIS_SYSCLK_64:
166*4882a593Smuzhiyun 		return 64000000;
167*4882a593Smuzhiyun 	case QIXIS_SYSCLK_83:
168*4882a593Smuzhiyun 		return 83333333;
169*4882a593Smuzhiyun 	case QIXIS_SYSCLK_100:
170*4882a593Smuzhiyun 		return 100000000;
171*4882a593Smuzhiyun 	case QIXIS_SYSCLK_125:
172*4882a593Smuzhiyun 		return 125000000;
173*4882a593Smuzhiyun 	case QIXIS_SYSCLK_133:
174*4882a593Smuzhiyun 		return 133333333;
175*4882a593Smuzhiyun 	case QIXIS_SYSCLK_150:
176*4882a593Smuzhiyun 		return 150000000;
177*4882a593Smuzhiyun 	case QIXIS_SYSCLK_160:
178*4882a593Smuzhiyun 		return 160000000;
179*4882a593Smuzhiyun 	case QIXIS_SYSCLK_166:
180*4882a593Smuzhiyun 		return 166666666;
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 	return 66666666;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
get_board_ddr_clk(void)185*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	switch ((ddrclk_conf & 0x30) >> 4) {
190*4882a593Smuzhiyun 	case QIXIS_DDRCLK_100:
191*4882a593Smuzhiyun 		return 100000000;
192*4882a593Smuzhiyun 	case QIXIS_DDRCLK_125:
193*4882a593Smuzhiyun 		return 125000000;
194*4882a593Smuzhiyun 	case QIXIS_DDRCLK_133:
195*4882a593Smuzhiyun 		return 133333333;
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 	return 66666666;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define NUM_SRDS_BANKS	2
misc_init_r(void)201*4882a593Smuzhiyun int misc_init_r(void)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	u8 sw;
204*4882a593Smuzhiyun 	serdes_corenet_t *srds_regs =
205*4882a593Smuzhiyun 		(void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
206*4882a593Smuzhiyun 	u32 actual[NUM_SRDS_BANKS] = { 0 };
207*4882a593Smuzhiyun 	int i;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	sw = QIXIS_READ(brdcfg[2]);
210*4882a593Smuzhiyun 	for (i = 0; i < NUM_SRDS_BANKS; i++) {
211*4882a593Smuzhiyun 		unsigned int clock = (sw >> (6 - 2 * i)) & 3;
212*4882a593Smuzhiyun 		switch (clock) {
213*4882a593Smuzhiyun 		case 0:
214*4882a593Smuzhiyun 			actual[i] = SRDS_PLLCR0_RFCK_SEL_100;
215*4882a593Smuzhiyun 			break;
216*4882a593Smuzhiyun 		case 1:
217*4882a593Smuzhiyun 			actual[i] = SRDS_PLLCR0_RFCK_SEL_125;
218*4882a593Smuzhiyun 			break;
219*4882a593Smuzhiyun 		case 2:
220*4882a593Smuzhiyun 			actual[i] = SRDS_PLLCR0_RFCK_SEL_156_25;
221*4882a593Smuzhiyun 			break;
222*4882a593Smuzhiyun 		}
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	puts("SerDes1");
226*4882a593Smuzhiyun 	for (i = 0; i < NUM_SRDS_BANKS; i++) {
227*4882a593Smuzhiyun 		u32 pllcr0 = srds_regs->bank[i].pllcr0;
228*4882a593Smuzhiyun 		u32 expected = pllcr0 & SRDS_PLLCR0_RFCK_SEL_MASK;
229*4882a593Smuzhiyun 		if (expected != actual[i]) {
230*4882a593Smuzhiyun 			printf("expects ref clk%d %sMHz, but actual is %sMHz\n",
231*4882a593Smuzhiyun 			       i + 1, serdes_clock_to_string(expected),
232*4882a593Smuzhiyun 			       serdes_clock_to_string(actual[i]));
233*4882a593Smuzhiyun 		}
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	qe_board_setup();
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
ft_board_setup(void * blob,bd_t * bd)241*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	phys_addr_t base;
244*4882a593Smuzhiyun 	phys_size_t size;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	base = env_get_bootm_low();
249*4882a593Smuzhiyun 	size = env_get_bootm_size();
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	fdt_fixup_memory(blob, (u64)base, (u64)size);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #ifdef CONFIG_PCI
254*4882a593Smuzhiyun 	pci_of_setup(blob, bd);
255*4882a593Smuzhiyun #endif
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	fdt_fixup_liodn(blob);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB
260*4882a593Smuzhiyun 	fsl_fdt_fixup_dr_usb(blob, bd);
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
264*4882a593Smuzhiyun 	fdt_fixup_fman_ethernet(blob);
265*4882a593Smuzhiyun 	fdt_fixup_board_enet(blob);
266*4882a593Smuzhiyun #endif
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
qixis_dump_switch(void)271*4882a593Smuzhiyun void qixis_dump_switch(void)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	int i, nr_of_cfgsw;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	QIXIS_WRITE(cms[0], 0x00);
276*4882a593Smuzhiyun 	nr_of_cfgsw = QIXIS_READ(cms[1]);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	puts("DIP switch settings dump:\n");
279*4882a593Smuzhiyun 	for (i = 1; i <= nr_of_cfgsw; i++) {
280*4882a593Smuzhiyun 		QIXIS_WRITE(cms[0], i);
281*4882a593Smuzhiyun 		printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
board_need_mem_reset(void)285*4882a593Smuzhiyun int board_need_mem_reset(void)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	return 1;
288*4882a593Smuzhiyun }
289