1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013-2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <hwconfig.h>
10*4882a593Smuzhiyun #include <asm/mmu.h>
11*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
12*4882a593Smuzhiyun #include <fsl_ddr_dimm_params.h>
13*4882a593Smuzhiyun #include <asm/fsl_law.h>
14*4882a593Smuzhiyun #include <asm/mpc85xx_gpio.h>
15*4882a593Smuzhiyun #include "ddr.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
18*4882a593Smuzhiyun
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)19*4882a593Smuzhiyun void fsl_ddr_board_options(memctl_options_t *popts,
20*4882a593Smuzhiyun dimm_params_t *pdimm,
21*4882a593Smuzhiyun unsigned int ctrl_num)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
24*4882a593Smuzhiyun ulong ddr_freq;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun if (ctrl_num > 2) {
27*4882a593Smuzhiyun printf("Not supported controller number %d\n", ctrl_num);
28*4882a593Smuzhiyun return;
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun if (!pdimm->n_ranks)
31*4882a593Smuzhiyun return;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun pbsp = udimms[0];
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Get clk_adjust, cpo, write_data_delay,2t, according to the board ddr
36*4882a593Smuzhiyun * freqency and n_banks specified in board_specific_parameters table.
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun ddr_freq = get_ddr_freq(0) / 1000000;
39*4882a593Smuzhiyun while (pbsp->datarate_mhz_high) {
40*4882a593Smuzhiyun if (pbsp->n_ranks == pdimm->n_ranks &&
41*4882a593Smuzhiyun (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
42*4882a593Smuzhiyun if (ddr_freq <= pbsp->datarate_mhz_high) {
43*4882a593Smuzhiyun popts->clk_adjust = pbsp->clk_adjust;
44*4882a593Smuzhiyun popts->wrlvl_start = pbsp->wrlvl_start;
45*4882a593Smuzhiyun popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
46*4882a593Smuzhiyun popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
47*4882a593Smuzhiyun goto found;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun pbsp_highest = pbsp;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun pbsp++;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (pbsp_highest) {
55*4882a593Smuzhiyun printf("Error: board specific timing not found\n");
56*4882a593Smuzhiyun printf("for data rate %lu MT/s\n", ddr_freq);
57*4882a593Smuzhiyun printf("Trying to use the highest speed (%u) parameters\n",
58*4882a593Smuzhiyun pbsp_highest->datarate_mhz_high);
59*4882a593Smuzhiyun popts->clk_adjust = pbsp_highest->clk_adjust;
60*4882a593Smuzhiyun popts->wrlvl_start = pbsp_highest->wrlvl_start;
61*4882a593Smuzhiyun popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
62*4882a593Smuzhiyun popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
63*4882a593Smuzhiyun } else {
64*4882a593Smuzhiyun panic("DIMM is not supported by this board");
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun found:
67*4882a593Smuzhiyun debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
68*4882a593Smuzhiyun "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
69*4882a593Smuzhiyun "wrlvl_ctrl_3 0x%x\n",
70*4882a593Smuzhiyun pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
71*4882a593Smuzhiyun pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
72*4882a593Smuzhiyun pbsp->wrlvl_ctl_3);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun * Factors to consider for half-strength driver enable:
76*4882a593Smuzhiyun * - number of DIMMs installed
77*4882a593Smuzhiyun */
78*4882a593Smuzhiyun popts->half_strength_driver_enable = 1;
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun * Write leveling override
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun popts->wrlvl_override = 1;
83*4882a593Smuzhiyun popts->wrlvl_sample = 0xf;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * rtt and rtt_wr override
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun popts->rtt_override = 0;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Enable ZQ calibration */
91*4882a593Smuzhiyun popts->zq_en = 1;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* DHC_EN =1, ODT = 75 Ohm */
94*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
95*4882a593Smuzhiyun popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
96*4882a593Smuzhiyun popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
97*4882a593Smuzhiyun DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* optimize cpo for erratum A-009942 */
100*4882a593Smuzhiyun popts->cpo_sample = 0x69;
101*4882a593Smuzhiyun #else
102*4882a593Smuzhiyun popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
103*4882a593Smuzhiyun popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
board_mem_sleep_setup(void)108*4882a593Smuzhiyun void board_mem_sleep_setup(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun void __iomem *qixis_base = (void *)QIXIS_BASE;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* does not provide HW signals for power management */
113*4882a593Smuzhiyun clrbits_8(qixis_base + 0x21, 0x2);
114*4882a593Smuzhiyun /* Disable MCKE isolation */
115*4882a593Smuzhiyun gpio_set_value(2, 0);
116*4882a593Smuzhiyun udelay(1);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun
dram_init(void)120*4882a593Smuzhiyun int dram_init(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun phys_size_t dram_size;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun puts("Initializing....using SPD\n");
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun dram_size = fsl_ddr_sdram();
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun dram_size = setup_ddr_tlbs(dram_size / 0x100000);
129*4882a593Smuzhiyun dram_size *= 0x100000;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun puts(" DDR: ");
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
134*4882a593Smuzhiyun fsl_dp_resume();
135*4882a593Smuzhiyun #endif
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun gd->ram_size = dram_size;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141