1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <command.h>
9*4882a593Smuzhiyun #include <i2c.h>
10*4882a593Smuzhiyun #include <netdev.h>
11*4882a593Smuzhiyun #include <linux/compiler.h>
12*4882a593Smuzhiyun #include <asm/mmu.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun #include <asm/immap_85xx.h>
15*4882a593Smuzhiyun #include <asm/fsl_law.h>
16*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
17*4882a593Smuzhiyun #include <asm/fsl_liodn.h>
18*4882a593Smuzhiyun #include <fm_eth.h>
19*4882a593Smuzhiyun #include "t102xrdb.h"
20*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1024RDB
21*4882a593Smuzhiyun #include "cpld.h"
22*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB)
23*4882a593Smuzhiyun #include <i2c.h>
24*4882a593Smuzhiyun #include <mmc.h>
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun #include "../common/sleep.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1023RDB
31*4882a593Smuzhiyun enum {
32*4882a593Smuzhiyun GPIO1_SD_SEL = 0x00020000, /* GPIO1_14, 0: eMMC, 1:SD/MMC */
33*4882a593Smuzhiyun GPIO1_EMMC_SEL,
34*4882a593Smuzhiyun GPIO3_GET_VERSION, /* GPIO3_4/5, 00:RevB, 01: RevC */
35*4882a593Smuzhiyun GPIO3_BRD_VER_MASK = 0x0c000000,
36*4882a593Smuzhiyun GPIO3_OFFSET = 0x2000,
37*4882a593Smuzhiyun I2C_GET_BANK,
38*4882a593Smuzhiyun I2C_SET_BANK0,
39*4882a593Smuzhiyun I2C_SET_BANK4,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun
checkboard(void)43*4882a593Smuzhiyun int checkboard(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct cpu_type *cpu = gd->arch.cpu;
46*4882a593Smuzhiyun static const char *freq[3] = {"100.00MHZ", "125.00MHz", "156.25MHZ"};
47*4882a593Smuzhiyun ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
48*4882a593Smuzhiyun u32 srds_s1;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun srds_s1 = in_be32(&gur->rcwsr[4]) & FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
51*4882a593Smuzhiyun srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun printf("Board: %sRDB, ", cpu->name);
54*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB)
55*4882a593Smuzhiyun printf("Board rev: 0x%02x CPLD ver: 0x%02x, ",
56*4882a593Smuzhiyun CPLD_READ(hw_ver), CPLD_READ(sw_ver));
57*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB)
58*4882a593Smuzhiyun printf("Rev%c, ", t1023rdb_ctrl(GPIO3_GET_VERSION) + 'B');
59*4882a593Smuzhiyun #endif
60*4882a593Smuzhiyun printf("boot from ");
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #ifdef CONFIG_SDCARD
63*4882a593Smuzhiyun puts("SD/MMC\n");
64*4882a593Smuzhiyun #elif CONFIG_SPIFLASH
65*4882a593Smuzhiyun puts("SPI\n");
66*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1024RDB)
67*4882a593Smuzhiyun u8 reg;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun reg = CPLD_READ(flash_csr);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (reg & CPLD_BOOT_SEL) {
72*4882a593Smuzhiyun puts("NAND\n");
73*4882a593Smuzhiyun } else {
74*4882a593Smuzhiyun reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
75*4882a593Smuzhiyun printf("NOR vBank%d\n", reg);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1023RDB)
78*4882a593Smuzhiyun #ifdef CONFIG_NAND
79*4882a593Smuzhiyun puts("NAND\n");
80*4882a593Smuzhiyun #else
81*4882a593Smuzhiyun printf("NOR vBank%d\n", t1023rdb_ctrl(I2C_GET_BANK));
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun puts("SERDES Reference Clocks:\n");
86*4882a593Smuzhiyun if (srds_s1 == 0x95)
87*4882a593Smuzhiyun printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[2], freq[0]);
88*4882a593Smuzhiyun else
89*4882a593Smuzhiyun printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[0], freq[1]);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun return 0;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1024RDB
board_mux_lane(void)95*4882a593Smuzhiyun static void board_mux_lane(void)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
98*4882a593Smuzhiyun u32 srds_prtcl_s1;
99*4882a593Smuzhiyun u8 reg = CPLD_READ(misc_ctl_status);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
102*4882a593Smuzhiyun FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
103*4882a593Smuzhiyun srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (srds_prtcl_s1 == 0x95) {
106*4882a593Smuzhiyun /* Route Lane B to PCIE */
107*4882a593Smuzhiyun CPLD_WRITE(misc_ctl_status, reg & ~CPLD_PCIE_SGMII_MUX);
108*4882a593Smuzhiyun } else {
109*4882a593Smuzhiyun /* Route Lane B to SGMII */
110*4882a593Smuzhiyun CPLD_WRITE(misc_ctl_status, reg | CPLD_PCIE_SGMII_MUX);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun CPLD_WRITE(boot_override, CPLD_OVERRIDE_MUX_EN);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun
board_early_init_f(void)116*4882a593Smuzhiyun int board_early_init_f(void)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
119*4882a593Smuzhiyun if (is_warm_boot())
120*4882a593Smuzhiyun fsl_dp_disable_console();
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
board_early_init_r(void)126*4882a593Smuzhiyun int board_early_init_r(void)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_BASE
129*4882a593Smuzhiyun const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
130*4882a593Smuzhiyun int flash_esel = find_tlb_idx((void *)flashbase, 1);
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * Remap Boot flash region to caching-inhibited
133*4882a593Smuzhiyun * so that flash can be erased properly.
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Flush d-cache and invalidate i-cache of any FLASH data */
137*4882a593Smuzhiyun flush_dcache();
138*4882a593Smuzhiyun invalidate_icache();
139*4882a593Smuzhiyun if (flash_esel == -1) {
140*4882a593Smuzhiyun /* very unlikely unless something is messed up */
141*4882a593Smuzhiyun puts("Error: Could not find TLB for FLASH BASE\n");
142*4882a593Smuzhiyun flash_esel = 2; /* give our best effort to continue */
143*4882a593Smuzhiyun } else {
144*4882a593Smuzhiyun /* invalidate existing TLB entry for flash + promjet */
145*4882a593Smuzhiyun disable_tlb(flash_esel);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
149*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
150*4882a593Smuzhiyun 0, flash_esel, BOOKE_PAGESZ_256M, 1);
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1024RDB
154*4882a593Smuzhiyun board_mux_lane();
155*4882a593Smuzhiyun #endif
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
get_board_sys_clk(void)160*4882a593Smuzhiyun unsigned long get_board_sys_clk(void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun return CONFIG_SYS_CLK_FREQ;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
get_board_ddr_clk(void)165*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun return CONFIG_DDR_CLK_FREQ;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1024RDB
board_reset(void)171*4882a593Smuzhiyun void board_reset(void)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun CPLD_WRITE(reset_ctl1, CPLD_LBMAP_RESET);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun
misc_init_r(void)177*4882a593Smuzhiyun int misc_init_r(void)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)182*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun phys_addr_t base;
185*4882a593Smuzhiyun phys_size_t size;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun base = env_get_bootm_low();
190*4882a593Smuzhiyun size = env_get_bootm_size();
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun fdt_fixup_memory(blob, (u64)base, (u64)size);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #ifdef CONFIG_PCI
195*4882a593Smuzhiyun pci_of_setup(blob, bd);
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun fdt_fixup_liodn(blob);
199*4882a593Smuzhiyun fsl_fdt_fixup_dr_usb(blob, bd);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
202*4882a593Smuzhiyun fdt_fixup_fman_ethernet(blob);
203*4882a593Smuzhiyun fdt_fixup_board_enet(blob);
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1023RDB
207*4882a593Smuzhiyun if (t1023rdb_ctrl(GPIO3_GET_VERSION) > 0)
208*4882a593Smuzhiyun fdt_enable_nor(blob);
209*4882a593Smuzhiyun #endif
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1023RDB
215*4882a593Smuzhiyun /* Enable NOR flash for RevC */
fdt_enable_nor(void * blob)216*4882a593Smuzhiyun static void fdt_enable_nor(void *blob)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun int nodeoff = fdt_node_offset_by_compatible(blob, 0, "cfi-flash");
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (nodeoff >= 0)
221*4882a593Smuzhiyun fdt_status_okay(blob, nodeoff);
222*4882a593Smuzhiyun else
223*4882a593Smuzhiyun printf("WARNING unable to set status for NOR\n");
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)226*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
229*4882a593Smuzhiyun u32 val = in_be32(&pgpio->gpdat);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* GPIO1_14, 0: eMMC, 1: SD/MMC */
232*4882a593Smuzhiyun val &= GPIO1_SD_SEL;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return val ? -1 : 1;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
board_mmc_getwp(struct mmc * mmc)237*4882a593Smuzhiyun int board_mmc_getwp(struct mmc *mmc)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
240*4882a593Smuzhiyun u32 val = in_be32(&pgpio->gpdat);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun val &= GPIO1_SD_SEL;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return val ? -1 : 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
t1023rdb_ctrl(u32 ctrl_type)247*4882a593Smuzhiyun static u32 t1023rdb_ctrl(u32 ctrl_type)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
250*4882a593Smuzhiyun ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
251*4882a593Smuzhiyun u32 val, orig_bus = i2c_get_bus_num();
252*4882a593Smuzhiyun u8 tmp;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun switch (ctrl_type) {
255*4882a593Smuzhiyun case GPIO1_SD_SEL:
256*4882a593Smuzhiyun val = in_be32(&pgpio->gpdat);
257*4882a593Smuzhiyun val |= GPIO1_SD_SEL;
258*4882a593Smuzhiyun out_be32(&pgpio->gpdat, val);
259*4882a593Smuzhiyun setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
260*4882a593Smuzhiyun break;
261*4882a593Smuzhiyun case GPIO1_EMMC_SEL:
262*4882a593Smuzhiyun val = in_be32(&pgpio->gpdat);
263*4882a593Smuzhiyun val &= ~GPIO1_SD_SEL;
264*4882a593Smuzhiyun out_be32(&pgpio->gpdat, val);
265*4882a593Smuzhiyun setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun case GPIO3_GET_VERSION:
268*4882a593Smuzhiyun pgpio = (ccsr_gpio_t *)(CONFIG_SYS_MPC85xx_GPIO_ADDR
269*4882a593Smuzhiyun + GPIO3_OFFSET);
270*4882a593Smuzhiyun val = in_be32(&pgpio->gpdat);
271*4882a593Smuzhiyun val = ((val & GPIO3_BRD_VER_MASK) >> 26) & 0x3;
272*4882a593Smuzhiyun if (val == 0x3) /* GPIO3_4/5 not used on RevB */
273*4882a593Smuzhiyun val = 0;
274*4882a593Smuzhiyun return val;
275*4882a593Smuzhiyun case I2C_GET_BANK:
276*4882a593Smuzhiyun i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
277*4882a593Smuzhiyun i2c_read(I2C_PCA6408_ADDR, 0, 1, &tmp, 1);
278*4882a593Smuzhiyun tmp &= 0x7;
279*4882a593Smuzhiyun tmp = ((tmp & 1) << 2) | (tmp & 2) | ((tmp & 4) >> 2);
280*4882a593Smuzhiyun i2c_set_bus_num(orig_bus);
281*4882a593Smuzhiyun return tmp;
282*4882a593Smuzhiyun case I2C_SET_BANK0:
283*4882a593Smuzhiyun i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
284*4882a593Smuzhiyun tmp = 0x0;
285*4882a593Smuzhiyun i2c_write(I2C_PCA6408_ADDR, 1, 1, &tmp, 1);
286*4882a593Smuzhiyun tmp = 0xf8;
287*4882a593Smuzhiyun i2c_write(I2C_PCA6408_ADDR, 3, 1, &tmp, 1);
288*4882a593Smuzhiyun /* asserting HRESET_REQ */
289*4882a593Smuzhiyun out_be32(&gur->rstcr, 0x2);
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun case I2C_SET_BANK4:
292*4882a593Smuzhiyun i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
293*4882a593Smuzhiyun tmp = 0x1;
294*4882a593Smuzhiyun i2c_write(I2C_PCA6408_ADDR, 1, 1, &tmp, 1);
295*4882a593Smuzhiyun tmp = 0xf8;
296*4882a593Smuzhiyun i2c_write(I2C_PCA6408_ADDR, 3, 1, &tmp, 1);
297*4882a593Smuzhiyun out_be32(&gur->rstcr, 0x2);
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun default:
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
switch_cmd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])305*4882a593Smuzhiyun static int switch_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
306*4882a593Smuzhiyun char * const argv[])
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun if (argc < 2)
309*4882a593Smuzhiyun return CMD_RET_USAGE;
310*4882a593Smuzhiyun if (!strcmp(argv[1], "bank0"))
311*4882a593Smuzhiyun t1023rdb_ctrl(I2C_SET_BANK0);
312*4882a593Smuzhiyun else if (!strcmp(argv[1], "bank4") || !strcmp(argv[1], "altbank"))
313*4882a593Smuzhiyun t1023rdb_ctrl(I2C_SET_BANK4);
314*4882a593Smuzhiyun else if (!strcmp(argv[1], "sd"))
315*4882a593Smuzhiyun t1023rdb_ctrl(GPIO1_SD_SEL);
316*4882a593Smuzhiyun else if (!strcmp(argv[1], "emmc"))
317*4882a593Smuzhiyun t1023rdb_ctrl(GPIO1_EMMC_SEL);
318*4882a593Smuzhiyun else
319*4882a593Smuzhiyun return CMD_RET_USAGE;
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun U_BOOT_CMD(
324*4882a593Smuzhiyun switch, 2, 0, switch_cmd,
325*4882a593Smuzhiyun "for bank0/bank4/sd/emmc switch control in runtime",
326*4882a593Smuzhiyun "command (e.g. switch bank4)"
327*4882a593Smuzhiyun );
328*4882a593Smuzhiyun #endif
329