1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Shengzhou Liu <Shengzhou.Liu@freescale.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <command.h>
11*4882a593Smuzhiyun #include <netdev.h>
12*4882a593Smuzhiyun #include <asm/mmu.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun #include <asm/immap_85xx.h>
15*4882a593Smuzhiyun #include <asm/fsl_law.h>
16*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
17*4882a593Smuzhiyun #include <asm/fsl_portals.h>
18*4882a593Smuzhiyun #include <asm/fsl_liodn.h>
19*4882a593Smuzhiyun #include <malloc.h>
20*4882a593Smuzhiyun #include <fm_eth.h>
21*4882a593Smuzhiyun #include <fsl_mdio.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <phy.h>
24*4882a593Smuzhiyun #include <fsl_dtsec.h>
25*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
26*4882a593Smuzhiyun #include "../common/fman.h"
27*4882a593Smuzhiyun
board_eth_init(bd_t * bis)28*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun #if defined(CONFIG_FMAN_ENET)
31*4882a593Smuzhiyun int i, interface;
32*4882a593Smuzhiyun struct memac_mdio_info dtsec_mdio_info;
33*4882a593Smuzhiyun struct memac_mdio_info tgec_mdio_info;
34*4882a593Smuzhiyun struct mii_dev *dev;
35*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
36*4882a593Smuzhiyun u32 srds_s1;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun srds_s1 = in_be32(&gur->rcwsr[4]) &
39*4882a593Smuzhiyun FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
40*4882a593Smuzhiyun srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun dtsec_mdio_info.regs =
43*4882a593Smuzhiyun (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Register the 1G MDIO bus */
48*4882a593Smuzhiyun fm_memac_mdio_init(bis, &dtsec_mdio_info);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun tgec_mdio_info.regs =
51*4882a593Smuzhiyun (struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
52*4882a593Smuzhiyun tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Register the 10G MDIO bus */
55*4882a593Smuzhiyun fm_memac_mdio_init(bis, &tgec_mdio_info);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Set the on-board RGMII PHY address */
58*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY1_ADDR);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun switch (srds_s1) {
61*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1024RDB
62*4882a593Smuzhiyun case 0x95:
63*4882a593Smuzhiyun /* set the on-board RGMII2 PHY */
64*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY2_ADDR);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* set 10G XFI with Aquantia AQR105 PHY */
67*4882a593Smuzhiyun fm_info_set_phy_address(FM1_10GEC1, FM1_10GEC1_PHY_ADDR);
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun case 0x6a:
71*4882a593Smuzhiyun case 0x6b:
72*4882a593Smuzhiyun case 0x77:
73*4882a593Smuzhiyun case 0x135:
74*4882a593Smuzhiyun /* set the on-board 2.5G SGMII AQR105 PHY */
75*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC3, SGMII_AQR_PHY_ADDR);
76*4882a593Smuzhiyun #ifdef CONFIG_TARGET_T1023RDB
77*4882a593Smuzhiyun /* set the on-board 1G SGMII RTL8211F PHY */
78*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, SGMII_RTK_PHY_ADDR);
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun default:
82*4882a593Smuzhiyun printf("SerDes protocol 0x%x is not supported on T102xRDB\n",
83*4882a593Smuzhiyun srds_s1);
84*4882a593Smuzhiyun break;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
88*4882a593Smuzhiyun interface = fm_info_get_enet_if(i);
89*4882a593Smuzhiyun switch (interface) {
90*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
91*4882a593Smuzhiyun dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
92*4882a593Smuzhiyun fm_info_set_mdio(i, dev);
93*4882a593Smuzhiyun break;
94*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
95*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1023RDB)
96*4882a593Smuzhiyun dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
97*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_T1024RDB)
98*4882a593Smuzhiyun dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun fm_info_set_mdio(i, dev);
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII_2500:
103*4882a593Smuzhiyun dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
104*4882a593Smuzhiyun fm_info_set_mdio(i, dev);
105*4882a593Smuzhiyun break;
106*4882a593Smuzhiyun default:
107*4882a593Smuzhiyun break;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
112*4882a593Smuzhiyun switch (fm_info_get_enet_if(i)) {
113*4882a593Smuzhiyun case PHY_INTERFACE_MODE_XGMII:
114*4882a593Smuzhiyun dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
115*4882a593Smuzhiyun fm_info_set_mdio(i, dev);
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun default:
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun cpu_eth_init(bis);
123*4882a593Smuzhiyun #endif /* CONFIG_FMAN_ENET */
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return pci_eth_init(bis);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
board_ft_fman_fixup_port(void * fdt,char * compat,phys_addr_t addr,enum fm_port port,int offset)128*4882a593Smuzhiyun void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
129*4882a593Smuzhiyun enum fm_port port, int offset)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun #if defined(CONFIG_TARGET_T1024RDB)
132*4882a593Smuzhiyun if (((fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII_2500) ||
133*4882a593Smuzhiyun (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII)) &&
134*4882a593Smuzhiyun (port == FM1_DTSEC3)) {
135*4882a593Smuzhiyun fdt_set_phy_handle(fdt, compat, addr, "sg_2500_aqr105_phy4");
136*4882a593Smuzhiyun fdt_setprop_string(fdt, offset, "phy-connection-type",
137*4882a593Smuzhiyun "sgmii-2500");
138*4882a593Smuzhiyun fdt_status_disabled_by_alias(fdt, "xg_aqr105_phy3");
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun #endif
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
fdt_fixup_board_enet(void * fdt)143*4882a593Smuzhiyun void fdt_fixup_board_enet(void *fdt)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun }
146