1*4882a593SmuzhiyunT1024 SoC Overview 2*4882a593Smuzhiyun------------------ 3*4882a593SmuzhiyunThe T1024/T1023 dual core and T1014/T1013 single core QorIQ communication processor 4*4882a593Smuzhiyuncombines two or one 64-bit Power Architecture e5500 core respectively with high 5*4882a593Smuzhiyunperformance datapath acceleration logic, and network peripheral bus interfaces 6*4882a593Smuzhiyunrequired for networking and telecommunications. This processor can be used in 7*4882a593Smuzhiyunapplications such as enterprise WLAN access points, routers, switches, firewall 8*4882a593Smuzhiyunand other packet processing intensive small enterprise and branch office appliances, 9*4882a593Smuzhiyunand general-purpose embedded computing. Its high level of integration offers 10*4882a593Smuzhiyunsignificant performance benefits and greatly helps to simplify board design. 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun 13*4882a593SmuzhiyunThe T1024 SoC includes the following function and features: 14*4882a593Smuzhiyun- two e5500 cores, each with a private 256 KB L2 cache 15*4882a593Smuzhiyun - Up to 1.4 GHz with 64-bit ISA support (Power Architecture v2.06-compliant) 16*4882a593Smuzhiyun - Three levels of instructions: User, supervisor, and hypervisor 17*4882a593Smuzhiyun - Independent boot and reset 18*4882a593Smuzhiyun - Secure boot capability 19*4882a593Smuzhiyun- 256 KB shared L3 CoreNet platform cache (CPC) 20*4882a593Smuzhiyun- Interconnect CoreNet platform 21*4882a593Smuzhiyun - CoreNet coherency manager supporting coherent and noncoherent transactions 22*4882a593Smuzhiyun with prioritization and bandwidth allocation amongst CoreNet endpoints 23*4882a593Smuzhiyun - 150 Gbps coherent read bandwidth 24*4882a593Smuzhiyun- 32-/64-bit DDR3L/DDR4 SDRAM memory controller with ECC and interleaving support 25*4882a593Smuzhiyun- Data Path Acceleration Architecture (DPAA) incorporating acceleration for the following functions: 26*4882a593Smuzhiyun - Packet parsing, classification, and distribution 27*4882a593Smuzhiyun - Queue management for scheduling, packet sequencing, and congestion management 28*4882a593Smuzhiyun - Cryptography Acceleration (SEC 5.x) 29*4882a593Smuzhiyun - IEEE 1588 support 30*4882a593Smuzhiyun - Hardware buffer management for buffer allocation and deallocation 31*4882a593Smuzhiyun - MACSEC on DPAA-based Ethernet ports 32*4882a593Smuzhiyun- Ethernet interfaces 33*4882a593Smuzhiyun - Four 1 Gbps Ethernet controllers 34*4882a593Smuzhiyun- Parallel Ethernet interfaces 35*4882a593Smuzhiyun - Two RGMII interfaces 36*4882a593Smuzhiyun- High speed peripheral interfaces 37*4882a593Smuzhiyun - Three PCI Express 2.0 controllers/ports running at up to 5 GHz 38*4882a593Smuzhiyun - One SATA controller supporting 1.5 and 3.0 Gb/s operation 39*4882a593Smuzhiyun - One QSGMII interface 40*4882a593Smuzhiyun - Four SGMII interface supporting 1000 Mbps 41*4882a593Smuzhiyun - Three SGMII interfaces supporting up to 2500 Mbps 42*4882a593Smuzhiyun - 10GbE XFI or 10Base-KR interface 43*4882a593Smuzhiyun- Additional peripheral interfaces 44*4882a593Smuzhiyun - Two USB 2.0 controllers with integrated PHY 45*4882a593Smuzhiyun - SD/eSDHC/eMMC 46*4882a593Smuzhiyun - eSPI controller 47*4882a593Smuzhiyun - Four I2C controllers 48*4882a593Smuzhiyun - Four UARTs 49*4882a593Smuzhiyun - Four GPIO controllers 50*4882a593Smuzhiyun - Integrated flash controller (IFC) 51*4882a593Smuzhiyun - LCD interface (DIU) with 12 bit dual data rate 52*4882a593Smuzhiyun- Multicore programmable interrupt controller (PIC) 53*4882a593Smuzhiyun- Two 8-channel DMA engines 54*4882a593Smuzhiyun- Single source clocking implementation 55*4882a593Smuzhiyun- Deep Sleep power implementaion (wakeup from GPIO/Timer/Ethernet/USB) 56*4882a593Smuzhiyun- QUICC Engine block 57*4882a593Smuzhiyun - 32-bit RISC controller for flexible support of the communications peripherals 58*4882a593Smuzhiyun - Serial DMA channel for receive and transmit on all serial channels 59*4882a593Smuzhiyun - Two universal communication controllers, supporting TDM, HDLC, and UART 60*4882a593Smuzhiyun 61*4882a593SmuzhiyunT1023 Personality 62*4882a593Smuzhiyun------------------ 63*4882a593SmuzhiyunT1023 is a reduced personality of T1024 without QUICC Engine, DIU, and 64*4882a593Smuzhiyununavailable deep sleep. Rest of the blocks are almost same as T1024. 65*4882a593SmuzhiyunDifferences between T1024 and T1023 66*4882a593SmuzhiyunFeature T1024 T1023 67*4882a593SmuzhiyunQUICC Engine: yes no 68*4882a593SmuzhiyunDIU: yes no 69*4882a593SmuzhiyunDeep Sleep: yes no 70*4882a593SmuzhiyunI2C controller: 4 3 71*4882a593SmuzhiyunDDR: 64-bit 32-bit 72*4882a593SmuzhiyunIFC: 32-bit 28-bit 73*4882a593SmuzhiyunPackage: 23x23 19x19 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun 76*4882a593SmuzhiyunT1024RDB board Overview 77*4882a593Smuzhiyun----------------------- 78*4882a593Smuzhiyun - Ethernet 79*4882a593Smuzhiyun - Two on-board 10M/100M/1G bps RGMII ethernet ports 80*4882a593Smuzhiyun - One on-board 10G bps Base-T port. 81*4882a593Smuzhiyun - DDR Memory 82*4882a593Smuzhiyun - Supports 64-bit 4GB DDR3L DIMM 83*4882a593Smuzhiyun - PCIe 84*4882a593Smuzhiyun - One on-board PCIe slot. 85*4882a593Smuzhiyun - Two on-board PCIe Mini-PCIe connectors. 86*4882a593Smuzhiyun - IFC/Local Bus 87*4882a593Smuzhiyun - NOR: 128MB 16-bit NOR Flash 88*4882a593Smuzhiyun - NAND: 1GB 8-bit NAND flash 89*4882a593Smuzhiyun - CPLD: for system controlling with programable header on-board 90*4882a593Smuzhiyun - USB 91*4882a593Smuzhiyun - Supports two USB 2.0 ports with integrated PHYs 92*4882a593Smuzhiyun - Two type A ports with 5V@1.5A per port. 93*4882a593Smuzhiyun - SDHC 94*4882a593Smuzhiyun - one SD connector supporting 1.8V/3.3V via J53. 95*4882a593Smuzhiyun - SPI 96*4882a593Smuzhiyun - On-board 64MB SPI flash 97*4882a593Smuzhiyun - Other 98*4882a593Smuzhiyun - Two Serial ports 99*4882a593Smuzhiyun - Four I2C ports 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun 102*4882a593SmuzhiyunT1023RDB board Overview 103*4882a593Smuzhiyun----------------------- 104*4882a593Smuzhiyun- T1023 SoC integrating two 64-bit e5500 cores up to 1.4GHz 105*4882a593Smuzhiyun- CoreNet fabric supporting coherent and noncoherent transactions with 106*4882a593Smuzhiyun prioritization and bandwidth allocation 107*4882a593Smuzhiyun- SDRAM memory: 2GB Micron MT40A512M8HX unbuffered 32-bit DDR4 w/o ECC 108*4882a593Smuzhiyun- Accelerator: DPAA components consist of FMan, BMan, QMan, DCE and SEC 109*4882a593Smuzhiyun- Ethernet interfaces: 110*4882a593Smuzhiyun - one 1G RGMII port on-board(RTL8211FS PHY) 111*4882a593Smuzhiyun - one 1G SGMII port on-board(RTL8211FS PHY) 112*4882a593Smuzhiyun - one 2.5G SGMII port on-board(AQR105 PHY) 113*4882a593Smuzhiyun- PCIe: Two Mini-PCIe connectors on-board. 114*4882a593Smuzhiyun- SerDes: 4 lanes up to 10.3125GHz 115*4882a593Smuzhiyun- NOR: 128MB S29GL01GS110TFIV10 Spansion NOR Flash 116*4882a593Smuzhiyun- NAND: 512MB S34MS04G200BFI000 Spansion NAND Flash 117*4882a593Smuzhiyun- eSPI: 64MB S25FL512SAGMFI010 Spansion SPI flash. 118*4882a593Smuzhiyun- USB: one Type-A USB 2.0 port with internal PHY 119*4882a593Smuzhiyun- eSDHC: support SD/MMC and eMMC card 120*4882a593Smuzhiyun- 256Kbit M24256 I2C EEPROM 121*4882a593Smuzhiyun- RTC: Real-time clock DS1339U on I2C bus 122*4882a593Smuzhiyun- UART: one serial port on-board with RJ45 connector 123*4882a593Smuzhiyun- Debugging: JTAG/COP for T1023 debugging 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun 126*4882a593SmuzhiyunMemory map on T1024RDB 127*4882a593Smuzhiyun---------------------- 128*4882a593SmuzhiyunStart Address End Address Description Size 129*4882a593Smuzhiyun0xF_FFDF_0000 0xF_FFDF_0FFF IFC - CPLD 4KB 130*4882a593Smuzhiyun0xF_FF80_0000 0xF_FF80_FFFF IFC - NAND Flash 64KB 131*4882a593Smuzhiyun0xF_FE00_0000 0xF_FEFF_FFFF CCSRBAR 16MB 132*4882a593Smuzhiyun0xF_F802_0000 0xF_F802_FFFF PCI Express 3 I/O Space 64KB 133*4882a593Smuzhiyun0xF_F801_0000 0xF_F801_FFFF PCI Express 2 I/O Space 64KB 134*4882a593Smuzhiyun0xF_F800_0000 0xF_F800_FFFF PCI Express 1 I/O Space 64KB 135*4882a593Smuzhiyun0xF_F600_0000 0xF_F7FF_FFFF Queue manager software portal 32MB 136*4882a593Smuzhiyun0xF_F400_0000 0xF_F5FF_FFFF Buffer manager software portal 32MB 137*4882a593Smuzhiyun0xF_E800_0000 0xF_EFFF_FFFF IFC - NOR Flash 128MB 138*4882a593Smuzhiyun0xF_0000_0000 0xF_003F_FFFF DCSR 4MB 139*4882a593Smuzhiyun0xC_2000_0000 0xC_2FFF_FFFF PCI Express 3 Mem Space 256MB 140*4882a593Smuzhiyun0xC_1000_0000 0xC_1FFF_FFFF PCI Express 2 Mem Space 256MB 141*4882a593Smuzhiyun0xC_0000_0000 0xC_0FFF_FFFF PCI Express 1 Mem Space 256MB 142*4882a593Smuzhiyun0x0_0000_0000 0x0_ffff_ffff DDR 4GB 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun128MB NOR Flash Memory Layout 146*4882a593Smuzhiyun----------------------------- 147*4882a593SmuzhiyunStart Address End Address Definition Max size 148*4882a593Smuzhiyun0xEFF40000 0xEFFFFFFF U-Boot (current bank) 768KB 149*4882a593Smuzhiyun0xEFF20000 0xEFF3FFFF U-Boot env (current bank) 128KB 150*4882a593Smuzhiyun0xEFF00000 0xEFF1FFFF FMAN Ucode (current bank) 128KB 151*4882a593Smuzhiyun0xEFE00000 0xEFE3FFFF QE firmware (current bank) 256KB 152*4882a593Smuzhiyun0xED300000 0xEFDFFFFF rootfs (alt bank) 44MB 153*4882a593Smuzhiyun0xED000000 0xED2FFFFF Guest image #3 (alternate bank) 3MB 154*4882a593Smuzhiyun0xECD00000 0xECFFFFFF Guest image #2 (alternate bank) 3MB 155*4882a593Smuzhiyun0xECA00000 0xECCFFFFF Guest image #1 (alternate bank) 3MB 156*4882a593Smuzhiyun0xEC900000 0xEC9FFFFF HV config device tree(alt bank) 1MB 157*4882a593Smuzhiyun0xEC800000 0xEC8FFFFF Hardware device tree (alt bank) 1MB 158*4882a593Smuzhiyun0xEC700000 0xEC7FFFFF HV.uImage (alternate bank) 1MB 159*4882a593Smuzhiyun0xEC020000 0xEC6FFFFF Linux.uImage (alt bank) ~7MB 160*4882a593Smuzhiyun0xEC000000 0xEC01FFFF RCW (alt bank) 128KB 161*4882a593Smuzhiyun0xEBF40000 0xEBFFFFFF U-Boot (alt bank) 768KB 162*4882a593Smuzhiyun0xEBF20000 0xEBF3FFFF U-Boot env (alt bank) 128KB 163*4882a593Smuzhiyun0xEBF00000 0xEBF1FFFF FMAN ucode (alt bank) 128KB 164*4882a593Smuzhiyun0xEBE00000 0xEBE3FFFF QE firmware (alt bank) 256KB 165*4882a593Smuzhiyun0xE9300000 0xEBDFFFFF rootfs (current bank) 44MB 166*4882a593Smuzhiyun0xE9000000 0xE92FFFFF Guest image #3 (current bank) 3MB 167*4882a593Smuzhiyun0xE8D00000 0xE8FFFFFF Guest image #2 (current bank) 3MB 168*4882a593Smuzhiyun0xE8A00000 0xE8CFFFFF Guest image #1 (current bank) 3MB 169*4882a593Smuzhiyun0xE8900000 0xE89FFFFF HV config device tree(cur bank) 1MB 170*4882a593Smuzhiyun0xE8800000 0xE88FFFFF Hardware device tree (cur bank) 1MB 171*4882a593Smuzhiyun0xE8700000 0xE87FFFFF HV.uImage (current bank) 1MB 172*4882a593Smuzhiyun0xE8020000 0xE86FFFFF Linux.uImage (current bank) ~7MB 173*4882a593Smuzhiyun0xE8000000 0xE801FFFF RCW (current bank) 128KB 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun 176*4882a593SmuzhiyunT1024/T1023 Clock frequency 177*4882a593Smuzhiyun--------------------------- 178*4882a593SmuzhiyunBIN Core DDR Platform FMan 179*4882a593SmuzhiyunBin1: 1400MHz 1600MT/s 400MHz 700MHz 180*4882a593SmuzhiyunBin2: 1200MHz 1600MT/s 400MHz 600MHz 181*4882a593SmuzhiyunBin3: 1000MHz 1600MT/s 400MHz 500MHz 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun 184*4882a593SmuzhiyunSoftware configurations and board settings 185*4882a593Smuzhiyun------------------------------------------ 186*4882a593Smuzhiyun1. NOR boot: 187*4882a593Smuzhiyun a. build NOR boot image 188*4882a593Smuzhiyun $ make T1024RDB_defconfig 189*4882a593Smuzhiyun $ make 190*4882a593Smuzhiyun b. program u-boot.bin image to NOR flash 191*4882a593Smuzhiyun => tftp 1000000 u-boot.bin 192*4882a593Smuzhiyun => pro off all;era eff40000 efffffff;cp.b 1000000 eff40000 $filesize 193*4882a593Smuzhiyun on T1024RDB: 194*4882a593Smuzhiyun set SW1[1:8] = '00010011', SW2[1] = '1', SW3[4] = '0' for NOR boot 195*4882a593Smuzhiyun on T1023RDB: 196*4882a593Smuzhiyun set SW1[1:8] = '00010111', SW2[1] = '1', SW3[4] = '0' for NOR boot 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun Switching between default bank0 and alternate bank4 on NOR flash 199*4882a593Smuzhiyun To change boot source to vbank4: 200*4882a593Smuzhiyun on T1024RDB: 201*4882a593Smuzhiyun via software: run command 'cpld reset altbank' in U-Boot. 202*4882a593Smuzhiyun via DIP-switch: set SW3[5:7] = '100' 203*4882a593Smuzhiyun on T1023RDB: 204*4882a593Smuzhiyun via software: run command 'switch bank4' in U-Boot. 205*4882a593Smuzhiyun via DIP-switch: set SW3[5:7] = '100' 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun To change boot source to vbank0: 208*4882a593Smuzhiyun on T1024RDB: 209*4882a593Smuzhiyun via software: run command 'cpld reset' in U-Boot. 210*4882a593Smuzhiyun via DIP-Switch: set SW3[5:7] = '000' 211*4882a593Smuzhiyun on T1023RDB: 212*4882a593Smuzhiyun via software: run command 'switch bank0' in U-Boot. 213*4882a593Smuzhiyun via DIP-switch: set SW3[5:7] = '000' 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun2. NAND Boot: 216*4882a593Smuzhiyun a. build PBL image for NAND boot 217*4882a593Smuzhiyun $ make T1024RDB_NAND_defconfig 218*4882a593Smuzhiyun $ make 219*4882a593Smuzhiyun b. program u-boot-with-spl-pbl.bin to NAND flash 220*4882a593Smuzhiyun => tftp 1000000 u-boot-with-spl-pbl.bin 221*4882a593Smuzhiyun => nand erase 0 $filesize 222*4882a593Smuzhiyun => nand write 1000000 0 $filesize 223*4882a593Smuzhiyun set SW1[1:8] = '10000010', SW2[1] = '1', SW3[4] = '1' for NAND boot 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun3. SPI Boot: 226*4882a593Smuzhiyun a. build PBL image for SPI boot 227*4882a593Smuzhiyun $ make T1024RDB_SPIFLASH_defconfig 228*4882a593Smuzhiyun $ make 229*4882a593Smuzhiyun b. program u-boot-with-spl-pbl.bin to SPI flash 230*4882a593Smuzhiyun => tftp 1000000 u-boot-with-spl-pbl.bin 231*4882a593Smuzhiyun => sf probe 0 232*4882a593Smuzhiyun => sf erase 0 100000 233*4882a593Smuzhiyun => sf write 1000000 0 $filesize 234*4882a593Smuzhiyun => tftp 1000000 fsl_fman_ucode_t1024_xx.bin 235*4882a593Smuzhiyun => sf erase 100000 100000 236*4882a593Smuzhiyun => sf write 1000000 110000 20000 237*4882a593Smuzhiyun set SW1[1:8] = '00100010', SW2[1] ='1' for SPI boot 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun4. SD Boot: 240*4882a593Smuzhiyun a. build PBL image for SD boot 241*4882a593Smuzhiyun $ make T1024RDB_SDCARD_defconfig 242*4882a593Smuzhiyun $ make 243*4882a593Smuzhiyun b. program u-boot-with-spl-pbl.bin to SD/MMC card 244*4882a593Smuzhiyun => tftp 1000000 u-boot-with-spl-pbl.bin 245*4882a593Smuzhiyun => mmc write 1000000 8 0x7f0 246*4882a593Smuzhiyun => tftp 1000000 fsl_fman_ucode_t1024_xx.bin 247*4882a593Smuzhiyun => mmc write 1000000 0x820 80 248*4882a593Smuzhiyun set SW1[1:8] = '00100000', SW2[1] = '0' for SD boot 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun SW3[3] = '1' for SD card(or 'switch sd' by software) 251*4882a593Smuzhiyun SW3[3] = '0' for eMMC (or 'switch emmc' by software) 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun2-stage NAND/SPI/SD boot loader 255*4882a593Smuzhiyun------------------------------- 256*4882a593SmuzhiyunPBL initializes the internal CPC-SRAM and copy SPL(160K) to SRAM. 257*4882a593SmuzhiyunSPL further initializes DDR using SPD and environment variables 258*4882a593Smuzhiyunand copy U-Boot(768 KB) from NAND/SPI/SD device to DDR. 259*4882a593SmuzhiyunFinally SPL transers control to U-Boot for futher booting. 260*4882a593Smuzhiyun 261*4882a593SmuzhiyunSPL has following features: 262*4882a593Smuzhiyun - Executes within 256K 263*4882a593Smuzhiyun - No relocation required 264*4882a593Smuzhiyun 265*4882a593SmuzhiyunRun time view of SPL framework 266*4882a593Smuzhiyun------------------------------------------------- 267*4882a593Smuzhiyun|Area | Address | 268*4882a593Smuzhiyun------------------------------------------------- 269*4882a593Smuzhiyun|SecureBoot header | 0xFFFC0000 (32KB) | 270*4882a593Smuzhiyun------------------------------------------------- 271*4882a593Smuzhiyun|GD, BD | 0xFFFC8000 (4KB) | 272*4882a593Smuzhiyun------------------------------------------------- 273*4882a593Smuzhiyun|ENV | 0xFFFC9000 (8KB) | 274*4882a593Smuzhiyun------------------------------------------------- 275*4882a593Smuzhiyun|HEAP | 0xFFFCB000 (30KB) | 276*4882a593Smuzhiyun------------------------------------------------- 277*4882a593Smuzhiyun|STACK | 0xFFFD8000 (22KB) | 278*4882a593Smuzhiyun------------------------------------------------- 279*4882a593Smuzhiyun|U-Boot SPL | 0xFFFD8000 (160KB) | 280*4882a593Smuzhiyun------------------------------------------------- 281*4882a593Smuzhiyun 282*4882a593SmuzhiyunNAND Flash memory Map on T1024RDB 283*4882a593Smuzhiyun------------------------------------------------------------- 284*4882a593SmuzhiyunStart End Definition Size 285*4882a593Smuzhiyun0x000000 0x0FFFFF U-Boot 1MB(2 block) 286*4882a593Smuzhiyun0x100000 0x17FFFF U-Boot env 512KB(1 block) 287*4882a593Smuzhiyun0x180000 0x1FFFFF FMAN Ucode 512KB(1 block) 288*4882a593Smuzhiyun0x200000 0x27FFFF QE Firmware 512KB(1 block) 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun 291*4882a593SmuzhiyunNAND Flash memory Map on T1023RDB 292*4882a593Smuzhiyun---------------------------------------------------- 293*4882a593SmuzhiyunStart End Definition Size 294*4882a593Smuzhiyun0x000000 0x0FFFFF U-Boot 1MB 295*4882a593Smuzhiyun0x100000 0x15FFFF U-Boot env 8KB 296*4882a593Smuzhiyun0x160000 0x17FFFF FMAN Ucode 128KB 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun 299*4882a593SmuzhiyunSD Card memory Map on T102xRDB 300*4882a593Smuzhiyun---------------------------------------------------- 301*4882a593SmuzhiyunBlock #blocks Definition Size 302*4882a593Smuzhiyun0x008 2048 U-Boot img 1MB 303*4882a593Smuzhiyun0x800 0016 U-Boot env 8KB 304*4882a593Smuzhiyun0x820 0256 FMAN Ucode 128KB 305*4882a593Smuzhiyun0x920 0256 QE Firmware 128KB(only T1024RDB) 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun64MB SPI Flash memory Map on T102xRDB 309*4882a593Smuzhiyun---------------------------------------------------- 310*4882a593SmuzhiyunStart End Definition Size 311*4882a593Smuzhiyun0x000000 0x0FFFFF U-Boot img 1MB 312*4882a593Smuzhiyun0x100000 0x101FFF U-Boot env 8KB 313*4882a593Smuzhiyun0x110000 0x12FFFF FMAN Ucode 128KB 314*4882a593Smuzhiyun0x130000 0x14FFFF QE Firmware 128KB(only T1024RDB) 315*4882a593Smuzhiyun0x300000 0x3FFFFF device tree 128KB 316*4882a593Smuzhiyun0x400000 0x9FFFFF Linux kernel 6MB 317*4882a593Smuzhiyun0xa00000 0x3FFFFFF rootfs 54MB 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun 320*4882a593SmuzhiyunFor more details, please refer to T1024RDB/T1023RDB User Guide 321*4882a593Smuzhiyunand Freescale QorIQ SDK Infocenter document. 322