1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <command.h>
9*4882a593Smuzhiyun #include <i2c.h>
10*4882a593Smuzhiyun #include <netdev.h>
11*4882a593Smuzhiyun #include <linux/compiler.h>
12*4882a593Smuzhiyun #include <asm/mmu.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun #include <asm/cache.h>
15*4882a593Smuzhiyun #include <asm/immap_85xx.h>
16*4882a593Smuzhiyun #include <asm/fsl_law.h>
17*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
18*4882a593Smuzhiyun #include <asm/fsl_liodn.h>
19*4882a593Smuzhiyun #include <fm_eth.h>
20*4882a593Smuzhiyun #include <hwconfig.h>
21*4882a593Smuzhiyun #include "../common/qixis.h"
22*4882a593Smuzhiyun #include "t102xqds.h"
23*4882a593Smuzhiyun #include "t102xqds_qixis.h"
24*4882a593Smuzhiyun #include "../common/sleep.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun
checkboard(void)28*4882a593Smuzhiyun int checkboard(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun char buf[64];
31*4882a593Smuzhiyun struct cpu_type *cpu = gd->arch.cpu;
32*4882a593Smuzhiyun static const char *const freq[] = {"100", "125", "156.25", "100.0"};
33*4882a593Smuzhiyun int clock;
34*4882a593Smuzhiyun u8 sw = QIXIS_READ(arch);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun printf("Board: %sQDS, ", cpu->name);
37*4882a593Smuzhiyun printf("Sys ID: 0x%02x, Board Arch: V%d, ", QIXIS_READ(id), sw >> 4);
38*4882a593Smuzhiyun printf("Board Version: %c, boot from ", (sw & 0xf) + 'A' - 1);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #ifdef CONFIG_SDCARD
41*4882a593Smuzhiyun puts("SD/MMC\n");
42*4882a593Smuzhiyun #elif CONFIG_SPIFLASH
43*4882a593Smuzhiyun puts("SPI\n");
44*4882a593Smuzhiyun #else
45*4882a593Smuzhiyun sw = QIXIS_READ(brdcfg[0]);
46*4882a593Smuzhiyun sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (sw < 0x8)
49*4882a593Smuzhiyun printf("vBank: %d\n", sw);
50*4882a593Smuzhiyun else if (sw == 0x8)
51*4882a593Smuzhiyun puts("PromJet\n");
52*4882a593Smuzhiyun else if (sw == 0x9)
53*4882a593Smuzhiyun puts("NAND\n");
54*4882a593Smuzhiyun else if (sw == 0x15)
55*4882a593Smuzhiyun printf("IFC Card\n");
56*4882a593Smuzhiyun else
57*4882a593Smuzhiyun printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun printf("FPGA: v%d (%s), build %d",
61*4882a593Smuzhiyun (int)QIXIS_READ(scver), qixis_read_tag(buf),
62*4882a593Smuzhiyun (int)qixis_read_minor());
63*4882a593Smuzhiyun /* the timestamp string contains "\n" at the end */
64*4882a593Smuzhiyun printf(" on %s", qixis_read_time(buf));
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun puts("SERDES Reference: ");
67*4882a593Smuzhiyun sw = QIXIS_READ(brdcfg[2]);
68*4882a593Smuzhiyun clock = (sw >> 6) & 3;
69*4882a593Smuzhiyun printf("Clock1=%sMHz ", freq[clock]);
70*4882a593Smuzhiyun clock = (sw >> 4) & 3;
71*4882a593Smuzhiyun printf("Clock2=%sMHz\n", freq[clock]);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
select_i2c_ch_pca9547(u8 ch)76*4882a593Smuzhiyun int select_i2c_ch_pca9547(u8 ch)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun int ret;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
81*4882a593Smuzhiyun if (ret) {
82*4882a593Smuzhiyun puts("PCA: failed to select proper channel\n");
83*4882a593Smuzhiyun return ret;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
board_mux_lane_to_slot(void)89*4882a593Smuzhiyun static int board_mux_lane_to_slot(void)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
92*4882a593Smuzhiyun u32 srds_prtcl_s1;
93*4882a593Smuzhiyun u8 brdcfg9;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
96*4882a593Smuzhiyun FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
97*4882a593Smuzhiyun srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun brdcfg9 = QIXIS_READ(brdcfg[9]);
101*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[9], brdcfg9 | BRDCFG9_XFI_TX_DISABLE);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun switch (srds_prtcl_s1) {
104*4882a593Smuzhiyun case 0:
105*4882a593Smuzhiyun /* SerDes1 is not enabled */
106*4882a593Smuzhiyun break;
107*4882a593Smuzhiyun case 0xd5:
108*4882a593Smuzhiyun case 0x5b:
109*4882a593Smuzhiyun case 0x6b:
110*4882a593Smuzhiyun case 0x77:
111*4882a593Smuzhiyun case 0x6f:
112*4882a593Smuzhiyun case 0x7f:
113*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[12], 0x8c);
114*4882a593Smuzhiyun break;
115*4882a593Smuzhiyun case 0x40:
116*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[12], 0xfc);
117*4882a593Smuzhiyun break;
118*4882a593Smuzhiyun case 0xd6:
119*4882a593Smuzhiyun case 0x5a:
120*4882a593Smuzhiyun case 0x6a:
121*4882a593Smuzhiyun case 0x56:
122*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[12], 0x88);
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun case 0x47:
125*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[12], 0xcc);
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun case 0x46:
128*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[12], 0xc8);
129*4882a593Smuzhiyun break;
130*4882a593Smuzhiyun case 0x95:
131*4882a593Smuzhiyun case 0x99:
132*4882a593Smuzhiyun brdcfg9 &= ~BRDCFG9_XFI_TX_DISABLE;
133*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[9], brdcfg9);
134*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[12], 0x8c);
135*4882a593Smuzhiyun break;
136*4882a593Smuzhiyun case 0x116:
137*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[12], 0x00);
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun case 0x115:
140*4882a593Smuzhiyun case 0x119:
141*4882a593Smuzhiyun case 0x129:
142*4882a593Smuzhiyun case 0x12b:
143*4882a593Smuzhiyun /* Aurora, PCIe, SGMII, SATA */
144*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[12], 0x04);
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun default:
147*4882a593Smuzhiyun printf("WARNING: unsupported for SerDes Protocol %d\n",
148*4882a593Smuzhiyun srds_prtcl_s1);
149*4882a593Smuzhiyun return -1;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #ifdef CONFIG_ARCH_T1024
board_mux_setup(void)156*4882a593Smuzhiyun static void board_mux_setup(void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun u8 brdcfg15;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun brdcfg15 = QIXIS_READ(brdcfg[15]);
161*4882a593Smuzhiyun brdcfg15 &= ~BRDCFG15_DIUSEL_MASK;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (hwconfig_arg_cmp("pin_mux", "tdm")) {
164*4882a593Smuzhiyun /* Route QE_TDM multiplexed signals to TDM Riser slot */
165*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[15], brdcfg15 | BRDCFG15_DIUSEL_TDM);
166*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[13], BRDCFG13_TDM_INTERFACE << 2);
167*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[5], (QIXIS_READ(brdcfg[5]) &
168*4882a593Smuzhiyun ~BRDCFG5_SPIRTE_MASK) | BRDCFG5_SPIRTE_TDM);
169*4882a593Smuzhiyun } else if (hwconfig_arg_cmp("pin_mux", "ucc")) {
170*4882a593Smuzhiyun /* to UCC (ProfiBus) interface */
171*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[15], brdcfg15 | BRDCFG15_DIUSEL_UCC);
172*4882a593Smuzhiyun } else if (hwconfig_arg_cmp("pin_mux", "hdmi")) {
173*4882a593Smuzhiyun /* to DVI (HDMI) encoder */
174*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[15], brdcfg15 | BRDCFG15_DIUSEL_HDMI);
175*4882a593Smuzhiyun } else if (hwconfig_arg_cmp("pin_mux", "lcd")) {
176*4882a593Smuzhiyun /* to DFP (LCD) encoder */
177*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[15], brdcfg15 | BRDCFG15_LCDFM |
178*4882a593Smuzhiyun BRDCFG15_LCDPD | BRDCFG15_DIUSEL_LCD);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (hwconfig_arg_cmp("adaptor", "sdxc"))
182*4882a593Smuzhiyun /* Route SPI_CS multiplexed signals to SD slot */
183*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[5], (QIXIS_READ(brdcfg[5]) &
184*4882a593Smuzhiyun ~BRDCFG5_SPIRTE_MASK) | BRDCFG5_SPIRTE_SDHC);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun
board_retimer_ds125df111_init(void)188*4882a593Smuzhiyun void board_retimer_ds125df111_init(void)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun u8 reg;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Retimer DS125DF111 is connected to I2C1_CH7_CH5 */
193*4882a593Smuzhiyun reg = I2C_MUX_CH7;
194*4882a593Smuzhiyun i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, ®, 1);
195*4882a593Smuzhiyun reg = I2C_MUX_CH5;
196*4882a593Smuzhiyun i2c_write(I2C_MUX_PCA_ADDR_SEC, 0, 1, ®, 1);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Access to Control/Shared register */
199*4882a593Smuzhiyun reg = 0x0;
200*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0xff, 1, ®, 1);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Read device revision and ID */
203*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR, 1, 1, ®, 1);
204*4882a593Smuzhiyun debug("Retimer version id = 0x%x\n", reg);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Enable Broadcast */
207*4882a593Smuzhiyun reg = 0x0c;
208*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0xff, 1, ®, 1);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Reset Channel Registers */
211*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR, 0, 1, ®, 1);
212*4882a593Smuzhiyun reg |= 0x4;
213*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0, 1, ®, 1);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Enable override divider select and Enable Override Output Mux */
216*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR, 9, 1, ®, 1);
217*4882a593Smuzhiyun reg |= 0x24;
218*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 9, 1, ®, 1);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Select VCO Divider to full rate (000) */
221*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR, 0x18, 1, ®, 1);
222*4882a593Smuzhiyun reg &= 0x8f;
223*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x18, 1, ®, 1);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Select active PFD MUX input as re-timed data (001) */
226*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR, 0x1e, 1, ®, 1);
227*4882a593Smuzhiyun reg &= 0x3f;
228*4882a593Smuzhiyun reg |= 0x20;
229*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x1e, 1, ®, 1);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Set data rate as 10.3125 Gbps */
232*4882a593Smuzhiyun reg = 0x0;
233*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x60, 1, ®, 1);
234*4882a593Smuzhiyun reg = 0xb2;
235*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x61, 1, ®, 1);
236*4882a593Smuzhiyun reg = 0x90;
237*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x62, 1, ®, 1);
238*4882a593Smuzhiyun reg = 0xb3;
239*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x63, 1, ®, 1);
240*4882a593Smuzhiyun reg = 0xcd;
241*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x64, 1, ®, 1);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
board_early_init_f(void)244*4882a593Smuzhiyun int board_early_init_f(void)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
247*4882a593Smuzhiyun if (is_warm_boot())
248*4882a593Smuzhiyun fsl_dp_disable_console();
249*4882a593Smuzhiyun #endif
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
board_early_init_r(void)254*4882a593Smuzhiyun int board_early_init_r(void)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_BASE
257*4882a593Smuzhiyun const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
258*4882a593Smuzhiyun int flash_esel = find_tlb_idx((void *)flashbase, 1);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun * Remap Boot flash + PROMJET region to caching-inhibited
262*4882a593Smuzhiyun * so that flash can be erased properly.
263*4882a593Smuzhiyun */
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Flush d-cache and invalidate i-cache of any FLASH data */
266*4882a593Smuzhiyun flush_dcache();
267*4882a593Smuzhiyun invalidate_icache();
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (flash_esel == -1) {
270*4882a593Smuzhiyun /* very unlikely unless something is messed up */
271*4882a593Smuzhiyun puts("Error: Could not find TLB for FLASH BASE\n");
272*4882a593Smuzhiyun flash_esel = 2; /* give our best effort to continue */
273*4882a593Smuzhiyun } else {
274*4882a593Smuzhiyun /* invalidate existing TLB entry for flash + promjet */
275*4882a593Smuzhiyun disable_tlb(flash_esel);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
279*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
280*4882a593Smuzhiyun 0, flash_esel, BOOKE_PAGESZ_256M, 1);
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
283*4882a593Smuzhiyun board_mux_lane_to_slot();
284*4882a593Smuzhiyun board_retimer_ds125df111_init();
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Increase IO drive strength to address FCS error on RGMII */
287*4882a593Smuzhiyun out_be32((unsigned *)CONFIG_SYS_FSL_SCFG_IODSECR1_ADDR, 0xbfdb7800);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
get_board_sys_clk(void)292*4882a593Smuzhiyun unsigned long get_board_sys_clk(void)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun switch (sysclk_conf & 0x0F) {
297*4882a593Smuzhiyun case QIXIS_SYSCLK_64:
298*4882a593Smuzhiyun return 64000000;
299*4882a593Smuzhiyun case QIXIS_SYSCLK_83:
300*4882a593Smuzhiyun return 83333333;
301*4882a593Smuzhiyun case QIXIS_SYSCLK_100:
302*4882a593Smuzhiyun return 100000000;
303*4882a593Smuzhiyun case QIXIS_SYSCLK_125:
304*4882a593Smuzhiyun return 125000000;
305*4882a593Smuzhiyun case QIXIS_SYSCLK_133:
306*4882a593Smuzhiyun return 133333333;
307*4882a593Smuzhiyun case QIXIS_SYSCLK_150:
308*4882a593Smuzhiyun return 150000000;
309*4882a593Smuzhiyun case QIXIS_SYSCLK_160:
310*4882a593Smuzhiyun return 160000000;
311*4882a593Smuzhiyun case QIXIS_SYSCLK_166:
312*4882a593Smuzhiyun return 166666666;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun return 66666666;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
get_board_ddr_clk(void)317*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun switch ((ddrclk_conf & 0x30) >> 4) {
322*4882a593Smuzhiyun case QIXIS_DDRCLK_100:
323*4882a593Smuzhiyun return 100000000;
324*4882a593Smuzhiyun case QIXIS_DDRCLK_125:
325*4882a593Smuzhiyun return 125000000;
326*4882a593Smuzhiyun case QIXIS_DDRCLK_133:
327*4882a593Smuzhiyun return 133333333;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun return 66666666;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #define NUM_SRDS_PLL 2
misc_init_r(void)333*4882a593Smuzhiyun int misc_init_r(void)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun #ifdef CONFIG_ARCH_T1024
336*4882a593Smuzhiyun board_mux_setup();
337*4882a593Smuzhiyun #endif
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
fdt_fixup_spi_mux(void * blob)341*4882a593Smuzhiyun void fdt_fixup_spi_mux(void *blob)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun int nodeoff = 0;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun if (hwconfig_arg_cmp("pin_mux", "tdm")) {
346*4882a593Smuzhiyun while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
347*4882a593Smuzhiyun "eon,en25s64")) >= 0) {
348*4882a593Smuzhiyun fdt_del_node(blob, nodeoff);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun } else {
351*4882a593Smuzhiyun /* remove tdm node */
352*4882a593Smuzhiyun while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
353*4882a593Smuzhiyun "maxim,ds26522")) >= 0) {
354*4882a593Smuzhiyun fdt_del_node(blob, nodeoff);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)359*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun phys_addr_t base;
362*4882a593Smuzhiyun phys_size_t size;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun base = env_get_bootm_low();
367*4882a593Smuzhiyun size = env_get_bootm_size();
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun fdt_fixup_memory(blob, (u64)base, (u64)size);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun #ifdef CONFIG_PCI
372*4882a593Smuzhiyun pci_of_setup(blob, bd);
373*4882a593Smuzhiyun #endif
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun fdt_fixup_liodn(blob);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB
378*4882a593Smuzhiyun fsl_fdt_fixup_dr_usb(blob, bd);
379*4882a593Smuzhiyun #endif
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
382*4882a593Smuzhiyun fdt_fixup_fman_ethernet(blob);
383*4882a593Smuzhiyun fdt_fixup_board_enet(blob);
384*4882a593Smuzhiyun #endif
385*4882a593Smuzhiyun fdt_fixup_spi_mux(blob);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
qixis_dump_switch(void)390*4882a593Smuzhiyun void qixis_dump_switch(void)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun int i, nr_of_cfgsw;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun QIXIS_WRITE(cms[0], 0x00);
395*4882a593Smuzhiyun nr_of_cfgsw = QIXIS_READ(cms[1]);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun puts("DIP switch settings dump:\n");
398*4882a593Smuzhiyun for (i = 1; i <= nr_of_cfgsw; i++) {
399*4882a593Smuzhiyun QIXIS_WRITE(cms[0], i);
400*4882a593Smuzhiyun printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun }
403