1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <hwconfig.h>
10*4882a593Smuzhiyun #include <asm/mmu.h>
11*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
12*4882a593Smuzhiyun #include <fsl_ddr_dimm_params.h>
13*4882a593Smuzhiyun #include <asm/fsl_law.h>
14*4882a593Smuzhiyun #include <asm/mpc85xx_gpio.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct board_specific_parameters {
19*4882a593Smuzhiyun u32 n_ranks;
20*4882a593Smuzhiyun u32 datarate_mhz_high;
21*4882a593Smuzhiyun u32 rank_gb;
22*4882a593Smuzhiyun u32 clk_adjust;
23*4882a593Smuzhiyun u32 wrlvl_start;
24*4882a593Smuzhiyun u32 wrlvl_ctl_2;
25*4882a593Smuzhiyun u32 wrlvl_ctl_3;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * datarate_mhz_high values need to be in ascending order
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun static const struct board_specific_parameters udimm0[] = {
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * memory controller 0
34*4882a593Smuzhiyun * num| hi| rank| clk| wrlvl | wrlvl | wrlvl |
35*4882a593Smuzhiyun * ranks| mhz| GB |adjst| start | ctl2 | ctl3 |
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR4)
38*4882a593Smuzhiyun {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
39*4882a593Smuzhiyun {2, 1900, 0, 8, 6, 0x08080A0C, 0x0D0E0F0A,},
40*4882a593Smuzhiyun {1, 1666, 0, 8, 6, 0x0708090B, 0x0C0D0E09,},
41*4882a593Smuzhiyun {1, 1900, 0, 8, 6, 0x08080A0C, 0x0D0E0F0A,},
42*4882a593Smuzhiyun {1, 2200, 0, 8, 7, 0x08090A0D, 0x0F0F100C,},
43*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3)
44*4882a593Smuzhiyun {2, 833, 0, 8, 6, 0x06060607, 0x08080807,},
45*4882a593Smuzhiyun {2, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,},
46*4882a593Smuzhiyun {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
47*4882a593Smuzhiyun {1, 833, 0, 8, 6, 0x06060607, 0x08080807,},
48*4882a593Smuzhiyun {1, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,},
49*4882a593Smuzhiyun {1, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
50*4882a593Smuzhiyun #else
51*4882a593Smuzhiyun #error DDR type not defined
52*4882a593Smuzhiyun #endif
53*4882a593Smuzhiyun {}
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static const struct board_specific_parameters *udimms[] = {
57*4882a593Smuzhiyun udimm0,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)60*4882a593Smuzhiyun void fsl_ddr_board_options(memctl_options_t *popts,
61*4882a593Smuzhiyun dimm_params_t *pdimm,
62*4882a593Smuzhiyun unsigned int ctrl_num)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
65*4882a593Smuzhiyun ulong ddr_freq;
66*4882a593Smuzhiyun struct cpu_type *cpu = gd->arch.cpu;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (ctrl_num > 2) {
69*4882a593Smuzhiyun printf("Not supported controller number %d\n", ctrl_num);
70*4882a593Smuzhiyun return;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun if (!pdimm->n_ranks)
73*4882a593Smuzhiyun return;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun pbsp = udimms[0];
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Get clk_adjust according to the board ddr freqency and n_banks
78*4882a593Smuzhiyun * specified in board_specific_parameters table.
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun ddr_freq = get_ddr_freq(0) / 1000000;
81*4882a593Smuzhiyun while (pbsp->datarate_mhz_high) {
82*4882a593Smuzhiyun if (pbsp->n_ranks == pdimm->n_ranks &&
83*4882a593Smuzhiyun (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
84*4882a593Smuzhiyun if (ddr_freq <= pbsp->datarate_mhz_high) {
85*4882a593Smuzhiyun popts->clk_adjust = pbsp->clk_adjust;
86*4882a593Smuzhiyun popts->wrlvl_start = pbsp->wrlvl_start;
87*4882a593Smuzhiyun popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
88*4882a593Smuzhiyun popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
89*4882a593Smuzhiyun goto found;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun pbsp_highest = pbsp;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun pbsp++;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (pbsp_highest) {
97*4882a593Smuzhiyun printf("Error: board specific timing not found\n");
98*4882a593Smuzhiyun printf("for data rate %lu MT/s\n", ddr_freq);
99*4882a593Smuzhiyun printf("Trying to use the highest speed (%u) parameters\n",
100*4882a593Smuzhiyun pbsp_highest->datarate_mhz_high);
101*4882a593Smuzhiyun popts->clk_adjust = pbsp_highest->clk_adjust;
102*4882a593Smuzhiyun popts->wrlvl_start = pbsp_highest->wrlvl_start;
103*4882a593Smuzhiyun popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
104*4882a593Smuzhiyun popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
105*4882a593Smuzhiyun } else {
106*4882a593Smuzhiyun panic("DIMM is not supported by this board");
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun found:
109*4882a593Smuzhiyun debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
110*4882a593Smuzhiyun pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
111*4882a593Smuzhiyun debug("\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, ",
112*4882a593Smuzhiyun pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2);
113*4882a593Smuzhiyun debug("wrlvl_ctrl_3 0x%x\n", pbsp->wrlvl_ctl_3);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * Factors to consider for half-strength driver enable:
117*4882a593Smuzhiyun * - number of DIMMs installed
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun popts->half_strength_driver_enable = 1;
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * Write leveling override
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun popts->wrlvl_override = 1;
124*4882a593Smuzhiyun popts->wrlvl_sample = 0xf;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * rtt and rtt_wr override
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun popts->rtt_override = 0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Enable ZQ calibration */
132*4882a593Smuzhiyun popts->zq_en = 1;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* DHC_EN =1, ODT = 75 Ohm */
135*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
136*4882a593Smuzhiyun popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
137*4882a593Smuzhiyun popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
138*4882a593Smuzhiyun DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
139*4882a593Smuzhiyun #else
140*4882a593Smuzhiyun popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
141*4882a593Smuzhiyun popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* optimize cpo for erratum A-009942 */
144*4882a593Smuzhiyun popts->cpo_sample = 0x5f;
145*4882a593Smuzhiyun #endif
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* T1023 supports max DDR bus 32bit width, T1024 supports DDR 64bit,
148*4882a593Smuzhiyun * set DDR bus width to 32bit for T1023
149*4882a593Smuzhiyun */
150*4882a593Smuzhiyun if (cpu->soc_ver == SVR_T1023)
151*4882a593Smuzhiyun popts->data_bus_width = DDR_DATA_BUS_WIDTH_32;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #ifdef CONFIG_FORCE_DDR_DATA_BUS_WIDTH_32
154*4882a593Smuzhiyun /* for DDR bus 32bit test on T1024 */
155*4882a593Smuzhiyun popts->data_bus_width = DDR_DATA_BUS_WIDTH_32;
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
board_mem_sleep_setup(void)160*4882a593Smuzhiyun void board_mem_sleep_setup(void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun void __iomem *qixis_base = (void *)QIXIS_BASE;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* does not provide HW signals for power management */
165*4882a593Smuzhiyun clrbits_8(qixis_base + 0x21, 0x2);
166*4882a593Smuzhiyun /* Disable MCKE isolation */
167*4882a593Smuzhiyun gpio_set_value(2, 0);
168*4882a593Smuzhiyun udelay(1);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun #endif
171*4882a593Smuzhiyun
dram_init(void)172*4882a593Smuzhiyun int dram_init(void)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun phys_size_t dram_size;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
177*4882a593Smuzhiyun puts("Initializing....using SPD\n");
178*4882a593Smuzhiyun dram_size = fsl_ddr_sdram();
179*4882a593Smuzhiyun #else
180*4882a593Smuzhiyun /* DDR has been initialised by first stage boot loader */
181*4882a593Smuzhiyun dram_size = fsl_ddr_sdram_size();
182*4882a593Smuzhiyun #endif
183*4882a593Smuzhiyun dram_size = setup_ddr_tlbs(dram_size / 0x100000);
184*4882a593Smuzhiyun dram_size *= 0x100000;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
187*4882a593Smuzhiyun fsl_dp_resume();
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun gd->ram_size = dram_size;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194