1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2015, Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <asm/io.h>
8*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
9*4882a593Smuzhiyun #include <asm/arch/siul.h>
10*4882a593Smuzhiyun #include <asm/arch/lpddr2.h>
11*4882a593Smuzhiyun #include <asm/arch/mmdc.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun volatile int mscr_offset_ck0;
14*4882a593Smuzhiyun
lpddr2_config_iomux(uint8_t module)15*4882a593Smuzhiyun void lpddr2_config_iomux(uint8_t module)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun int i;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun switch (module) {
20*4882a593Smuzhiyun case DDR0:
21*4882a593Smuzhiyun mscr_offset_ck0 = SIUL2_MSCRn(_DDR0_CKE0);
22*4882a593Smuzhiyun writel(LPDDR2_CLK0_PAD, SIUL2_MSCRn(_DDR0_CLK0));
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun writel(LPDDR2_CKEn_PAD, SIUL2_MSCRn(_DDR0_CKE0));
25*4882a593Smuzhiyun writel(LPDDR2_CKEn_PAD, SIUL2_MSCRn(_DDR0_CKE1));
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun writel(LPDDR2_CS_Bn_PAD, SIUL2_MSCRn(_DDR0_CS_B0));
28*4882a593Smuzhiyun writel(LPDDR2_CS_Bn_PAD, SIUL2_MSCRn(_DDR0_CS_B1));
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun for (i = _DDR0_DM0; i <= _DDR0_DM3; i++)
31*4882a593Smuzhiyun writel(LPDDR2_DMn_PAD, SIUL2_MSCRn(i));
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun for (i = _DDR0_DQS0; i <= _DDR0_DQS3; i++)
34*4882a593Smuzhiyun writel(LPDDR2_DQSn_PAD, SIUL2_MSCRn(i));
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun for (i = _DDR0_A0; i <= _DDR0_A9; i++)
37*4882a593Smuzhiyun writel(LPDDR2_An_PAD, SIUL2_MSCRn(i));
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun for (i = _DDR0_D0; i <= _DDR0_D31; i++)
40*4882a593Smuzhiyun writel(LPDDR2_Dn_PAD, SIUL2_MSCRn(i));
41*4882a593Smuzhiyun break;
42*4882a593Smuzhiyun case DDR1:
43*4882a593Smuzhiyun writel(LPDDR2_CLK0_PAD, SIUL2_MSCRn(_DDR1_CLK0));
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun writel(LPDDR2_CKEn_PAD, SIUL2_MSCRn(_DDR1_CKE0));
46*4882a593Smuzhiyun writel(LPDDR2_CKEn_PAD, SIUL2_MSCRn(_DDR1_CKE1));
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun writel(LPDDR2_CS_Bn_PAD, SIUL2_MSCRn(_DDR1_CS_B0));
49*4882a593Smuzhiyun writel(LPDDR2_CS_Bn_PAD, SIUL2_MSCRn(_DDR1_CS_B1));
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun for (i = _DDR1_DM0; i <= _DDR1_DM3; i++)
52*4882a593Smuzhiyun writel(LPDDR2_DMn_PAD, SIUL2_MSCRn(i));
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun for (i = _DDR1_DQS0; i <= _DDR1_DQS3; i++)
55*4882a593Smuzhiyun writel(LPDDR2_DQSn_PAD, SIUL2_MSCRn(i));
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun for (i = _DDR1_A0; i <= _DDR1_A9; i++)
58*4882a593Smuzhiyun writel(LPDDR2_An_PAD, SIUL2_MSCRn(i));
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun for (i = _DDR1_D0; i <= _DDR1_D31; i++)
61*4882a593Smuzhiyun writel(LPDDR2_Dn_PAD, SIUL2_MSCRn(i));
62*4882a593Smuzhiyun break;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
config_mmdc(uint8_t module)66*4882a593Smuzhiyun void config_mmdc(uint8_t module)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun unsigned long mmdc_addr = (module) ? MMDC1_BASE_ADDR : MMDC0_BASE_ADDR;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun writel(MMDC_MDSCR_CFG_VALUE, mmdc_addr + MMDC_MDSCR);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun writel(MMDC_MDCFG0_VALUE, mmdc_addr + MMDC_MDCFG0);
73*4882a593Smuzhiyun writel(MMDC_MDCFG1_VALUE, mmdc_addr + MMDC_MDCFG1);
74*4882a593Smuzhiyun writel(MMDC_MDCFG2_VALUE, mmdc_addr + MMDC_MDCFG2);
75*4882a593Smuzhiyun writel(MMDC_MDCFG3LP_VALUE, mmdc_addr + MMDC_MDCFG3LP);
76*4882a593Smuzhiyun writel(MMDC_MDOTC_VALUE, mmdc_addr + MMDC_MDOTC);
77*4882a593Smuzhiyun writel(MMDC_MDMISC_VALUE, mmdc_addr + MMDC_MDMISC);
78*4882a593Smuzhiyun writel(MMDC_MDOR_VALUE, mmdc_addr + MMDC_MDOR);
79*4882a593Smuzhiyun writel(_MDCTL, mmdc_addr + MMDC_MDCTL);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun writel(MMDC_MPMUR0_VALUE, mmdc_addr + MMDC_MPMUR0);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun while (readl(mmdc_addr + MMDC_MPMUR0) & MMDC_MPMUR0_FRC_MSR) {
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun writel(MMDC_MDSCR_RST_VALUE, mmdc_addr + MMDC_MDSCR);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Perform ZQ calibration */
89*4882a593Smuzhiyun writel(MMDC_MPZQLP2CTL_VALUE, mmdc_addr + MMDC_MPZQLP2CTL);
90*4882a593Smuzhiyun writel(MMDC_MPZQHWCTRL_VALUE, mmdc_addr + MMDC_MPZQHWCTRL);
91*4882a593Smuzhiyun while (readl(mmdc_addr + MMDC_MPZQHWCTRL) & MMDC_MPZQHWCTRL_ZQ_HW_FOR) {
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Enable MMDC with CS0 */
95*4882a593Smuzhiyun writel(_MDCTL + 0x80000000, mmdc_addr + MMDC_MDCTL);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Complete the initialization sequence as defined by JEDEC */
98*4882a593Smuzhiyun writel(MMDC_MDSCR_MR1_VALUE, mmdc_addr + MMDC_MDSCR);
99*4882a593Smuzhiyun writel(MMDC_MDSCR_MR2_VALUE, mmdc_addr + MMDC_MDSCR);
100*4882a593Smuzhiyun writel(MMDC_MDSCR_MR3_VALUE, mmdc_addr + MMDC_MDSCR);
101*4882a593Smuzhiyun writel(MMDC_MDSCR_MR10_VALUE, mmdc_addr + MMDC_MDSCR);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Set the amount of DRAM */
104*4882a593Smuzhiyun /* Set DQS settings based on board type */
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun switch (module) {
107*4882a593Smuzhiyun case MMDC0:
108*4882a593Smuzhiyun writel(MMDC_MDASP_MODULE0_VALUE, mmdc_addr + MMDC_MDASP);
109*4882a593Smuzhiyun writel(MMDC_MPRDDLCTL_MODULE0_VALUE,
110*4882a593Smuzhiyun mmdc_addr + MMDC_MPRDDLCTL);
111*4882a593Smuzhiyun writel(MMDC_MPWRDLCTL_MODULE0_VALUE,
112*4882a593Smuzhiyun mmdc_addr + MMDC_MPWRDLCTL);
113*4882a593Smuzhiyun writel(MMDC_MPDGCTRL0_MODULE0_VALUE,
114*4882a593Smuzhiyun mmdc_addr + MMDC_MPDGCTRL0);
115*4882a593Smuzhiyun writel(MMDC_MPDGCTRL1_MODULE0_VALUE,
116*4882a593Smuzhiyun mmdc_addr + MMDC_MPDGCTRL1);
117*4882a593Smuzhiyun break;
118*4882a593Smuzhiyun case MMDC1:
119*4882a593Smuzhiyun writel(MMDC_MDASP_MODULE1_VALUE, mmdc_addr + MMDC_MDASP);
120*4882a593Smuzhiyun writel(MMDC_MPRDDLCTL_MODULE1_VALUE,
121*4882a593Smuzhiyun mmdc_addr + MMDC_MPRDDLCTL);
122*4882a593Smuzhiyun writel(MMDC_MPWRDLCTL_MODULE1_VALUE,
123*4882a593Smuzhiyun mmdc_addr + MMDC_MPWRDLCTL);
124*4882a593Smuzhiyun writel(MMDC_MPDGCTRL0_MODULE1_VALUE,
125*4882a593Smuzhiyun mmdc_addr + MMDC_MPDGCTRL0);
126*4882a593Smuzhiyun writel(MMDC_MPDGCTRL1_MODULE1_VALUE,
127*4882a593Smuzhiyun mmdc_addr + MMDC_MPDGCTRL1);
128*4882a593Smuzhiyun break;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun writel(MMDC_MDRWD_VALUE, mmdc_addr + MMDC_MDRWD);
132*4882a593Smuzhiyun writel(MMDC_MDPDC_VALUE, mmdc_addr + MMDC_MDPDC);
133*4882a593Smuzhiyun writel(MMDC_MDREF_VALUE, mmdc_addr + MMDC_MDREF);
134*4882a593Smuzhiyun writel(MMDC_MPODTCTRL_VALUE, mmdc_addr + MMDC_MPODTCTRL);
135*4882a593Smuzhiyun writel(MMDC_MDSCR_DEASSERT_VALUE, mmdc_addr + MMDC_MDSCR);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun }
138