xref: /OK3568_Linux_fs/u-boot/board/freescale/s32v234evb/clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2015, Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <asm/io.h>
8*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
9*4882a593Smuzhiyun #include <asm/arch/mc_cgm_regs.h>
10*4882a593Smuzhiyun #include <asm/arch/mc_me_regs.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * Select the clock reference for required pll.
15*4882a593Smuzhiyun  * pll - ARM_PLL, PERIPH_PLL, ENET_PLL, DDR_PLL, VIDEO_PLL.
16*4882a593Smuzhiyun  * refclk_freq - input referece clock frequency (FXOSC - 40 MHZ, FIRC - 48 MHZ)
17*4882a593Smuzhiyun  */
select_pll_source_clk(enum pll_type pll,u32 refclk_freq)18*4882a593Smuzhiyun static int select_pll_source_clk(enum pll_type pll, u32 refclk_freq)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	u32 clk_src;
21*4882a593Smuzhiyun 	u32 pll_idx;
22*4882a593Smuzhiyun 	volatile struct src *src = (struct src *)SRC_SOC_BASE_ADDR;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	/* select the pll clock source */
25*4882a593Smuzhiyun 	switch (refclk_freq) {
26*4882a593Smuzhiyun 	case FIRC_CLK_FREQ:
27*4882a593Smuzhiyun 		clk_src = SRC_GPR1_FIRC_CLK_SOURCE;
28*4882a593Smuzhiyun 		break;
29*4882a593Smuzhiyun 	case XOSC_CLK_FREQ:
30*4882a593Smuzhiyun 		clk_src = SRC_GPR1_XOSC_CLK_SOURCE;
31*4882a593Smuzhiyun 		break;
32*4882a593Smuzhiyun 	default:
33*4882a593Smuzhiyun 		/* The clock frequency for the source clock is unknown */
34*4882a593Smuzhiyun 		return -1;
35*4882a593Smuzhiyun 	}
36*4882a593Smuzhiyun 	/*
37*4882a593Smuzhiyun 	 * The hardware definition is not uniform, it has to calculate again
38*4882a593Smuzhiyun 	 * the recurrence formula.
39*4882a593Smuzhiyun 	 */
40*4882a593Smuzhiyun 	switch (pll) {
41*4882a593Smuzhiyun 	case PERIPH_PLL:
42*4882a593Smuzhiyun 		pll_idx = 3;
43*4882a593Smuzhiyun 		break;
44*4882a593Smuzhiyun 	case ENET_PLL:
45*4882a593Smuzhiyun 		pll_idx = 1;
46*4882a593Smuzhiyun 		break;
47*4882a593Smuzhiyun 	case DDR_PLL:
48*4882a593Smuzhiyun 		pll_idx = 2;
49*4882a593Smuzhiyun 		break;
50*4882a593Smuzhiyun 	default:
51*4882a593Smuzhiyun 		pll_idx = pll;
52*4882a593Smuzhiyun 	}
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	writel(readl(&src->gpr1) | SRC_GPR1_PLL_SOURCE(pll_idx, clk_src),
55*4882a593Smuzhiyun 	       &src->gpr1);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return 0;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
entry_to_target_mode(u32 mode)60*4882a593Smuzhiyun static void entry_to_target_mode(u32 mode)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	writel(mode | MC_ME_MCTL_KEY, MC_ME_MCTL);
63*4882a593Smuzhiyun 	writel(mode | MC_ME_MCTL_INVERTEDKEY, MC_ME_MCTL);
64*4882a593Smuzhiyun 	while ((readl(MC_ME_GS) & MC_ME_GS_S_MTRANS) != 0x00000000) ;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun  * Program the pll according to the input parameters.
69*4882a593Smuzhiyun  * pll - ARM_PLL, PERIPH_PLL, ENET_PLL, DDR_PLL, VIDEO_PLL.
70*4882a593Smuzhiyun  * refclk_freq - input reference clock frequency (FXOSC - 40 MHZ, FIRC - 48 MHZ)
71*4882a593Smuzhiyun  * freq - expected output frequency for PHY0
72*4882a593Smuzhiyun  * freq1 - expected output frequency for PHY1
73*4882a593Smuzhiyun  * dfs_nr - number of DFS modules for current PLL
74*4882a593Smuzhiyun  * dfs - array with the activation dfs field, mfn and mfi
75*4882a593Smuzhiyun  * plldv_prediv - divider of clkfreq_ref
76*4882a593Smuzhiyun  * plldv_mfd - loop multiplication factor divider
77*4882a593Smuzhiyun  * pllfd_mfn - numerator loop multiplication factor divider
78*4882a593Smuzhiyun  * Please consult the PLLDIG chapter of platform manual
79*4882a593Smuzhiyun  * before to use this function.
80*4882a593Smuzhiyun  *)
81*4882a593Smuzhiyun  */
program_pll(enum pll_type pll,u32 refclk_freq,u32 freq0,u32 freq1,u32 dfs_nr,u32 dfs[][DFS_PARAMS_Nr],u32 plldv_prediv,u32 plldv_mfd,u32 pllfd_mfn)82*4882a593Smuzhiyun static int program_pll(enum pll_type pll, u32 refclk_freq, u32 freq0, u32 freq1,
83*4882a593Smuzhiyun 		       u32 dfs_nr, u32 dfs[][DFS_PARAMS_Nr], u32 plldv_prediv,
84*4882a593Smuzhiyun 		       u32 plldv_mfd, u32 pllfd_mfn)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	u32 i, rfdphi1, rfdphi, dfs_on = 0, fvco;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/*
89*4882a593Smuzhiyun 	 * This formula is from platform reference manual (Rev. 1, 6/2015), PLLDIG chapter.
90*4882a593Smuzhiyun 	 */
91*4882a593Smuzhiyun 	fvco =
92*4882a593Smuzhiyun 	    (refclk_freq / plldv_prediv) * (plldv_mfd +
93*4882a593Smuzhiyun 					    pllfd_mfn / (float)20480);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/*
96*4882a593Smuzhiyun 	 * VCO should have value in [ PLL_MIN_FREQ, PLL_MAX_FREQ ]. Please consult
97*4882a593Smuzhiyun 	 * the platform DataSheet in order to determine the allowed values.
98*4882a593Smuzhiyun 	 */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (fvco < PLL_MIN_FREQ || fvco > PLL_MAX_FREQ) {
101*4882a593Smuzhiyun 		return -1;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (select_pll_source_clk(pll, refclk_freq) < 0) {
105*4882a593Smuzhiyun 		return -1;
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	rfdphi = fvco / freq0;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	rfdphi1 = (freq1 == 0) ? 0 : fvco / freq1;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	writel(PLLDIG_PLLDV_RFDPHI1_SET(rfdphi1) |
113*4882a593Smuzhiyun 	       PLLDIG_PLLDV_RFDPHI_SET(rfdphi) |
114*4882a593Smuzhiyun 	       PLLDIG_PLLDV_PREDIV_SET(plldv_prediv) |
115*4882a593Smuzhiyun 	       PLLDIG_PLLDV_MFD(plldv_mfd), PLLDIG_PLLDV(pll));
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	writel(readl(PLLDIG_PLLFD(pll)) | PLLDIG_PLLFD_MFN_SET(pllfd_mfn) |
118*4882a593Smuzhiyun 	       PLLDIG_PLLFD_SMDEN, PLLDIG_PLLFD(pll));
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* switch on the pll in current mode */
121*4882a593Smuzhiyun 	writel(readl(MC_ME_RUNn_MC(0)) | MC_ME_RUNMODE_MC_PLL(pll),
122*4882a593Smuzhiyun 	       MC_ME_RUNn_MC(0));
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	entry_to_target_mode(MC_ME_MCTL_RUN0);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* Only ARM_PLL, ENET_PLL and DDR_PLL */
127*4882a593Smuzhiyun 	if ((pll == ARM_PLL) || (pll == ENET_PLL) || (pll == DDR_PLL)) {
128*4882a593Smuzhiyun 		/* DFS clk enable programming */
129*4882a593Smuzhiyun 		writel(DFS_CTRL_DLL_RESET, DFS_CTRL(pll));
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		writel(DFS_DLLPRG1_CPICTRL_SET(0x5) |
132*4882a593Smuzhiyun 		       DFS_DLLPRG1_VSETTLCTRL_SET(0x1) |
133*4882a593Smuzhiyun 		       DFS_DLLPRG1_CALBYPEN_SET(0x0) |
134*4882a593Smuzhiyun 		       DFS_DLLPRG1_DACIN_SET(0x1) | DFS_DLLPRG1_LCKWT_SET(0x0) |
135*4882a593Smuzhiyun 		       DFS_DLLPRG1_V2IGC_SET(0x5), DFS_DLLPRG1(pll));
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		for (i = 0; i < dfs_nr; i++) {
138*4882a593Smuzhiyun 			if (dfs[i][0]) {
139*4882a593Smuzhiyun 				writel(DFS_DVPORTn_MFI_SET(dfs[i][2]) |
140*4882a593Smuzhiyun 				       DFS_DVPORTn_MFN_SET(dfs[i][1]),
141*4882a593Smuzhiyun 				       DFS_DVPORTn(pll, i));
142*4882a593Smuzhiyun 				dfs_on |= (dfs[i][0] << i);
143*4882a593Smuzhiyun 			}
144*4882a593Smuzhiyun 		}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		writel(readl(DFS_CTRL(pll)) & ~DFS_CTRL_DLL_RESET,
147*4882a593Smuzhiyun 		       DFS_CTRL(pll));
148*4882a593Smuzhiyun 		writel(readl(DFS_PORTRESET(pll)) &
149*4882a593Smuzhiyun 		       ~DFS_PORTRESET_PORTRESET_SET(dfs_on),
150*4882a593Smuzhiyun 		       DFS_PORTRESET(pll));
151*4882a593Smuzhiyun 		while ((readl(DFS_PORTSR(pll)) & dfs_on) != dfs_on) ;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	entry_to_target_mode(MC_ME_MCTL_RUN0);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	return 0;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
aux_source_clk_config(uintptr_t cgm_addr,u8 ac,u32 source)160*4882a593Smuzhiyun static void aux_source_clk_config(uintptr_t cgm_addr, u8 ac, u32 source)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	/* select the clock source */
163*4882a593Smuzhiyun 	writel(MC_CGM_ACn_SEL_SET(source), CGM_ACn_SC(cgm_addr, ac));
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
aux_div_clk_config(uintptr_t cgm_addr,u8 ac,u8 dc,u32 divider)166*4882a593Smuzhiyun static void aux_div_clk_config(uintptr_t cgm_addr, u8 ac, u8 dc, u32 divider)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	/* set the divider */
169*4882a593Smuzhiyun 	writel(MC_CGM_ACn_DCm_DE | MC_CGM_ACn_DCm_PREDIV(divider),
170*4882a593Smuzhiyun 	       CGM_ACn_DCm(cgm_addr, ac, dc));
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
setup_sys_clocks(void)173*4882a593Smuzhiyun static void setup_sys_clocks(void)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* set ARM PLL DFS 1 as SYSCLK */
177*4882a593Smuzhiyun 	writel((readl(MC_ME_RUNn_MC(0)) & ~MC_ME_RUNMODE_MC_SYSCLK_MASK) |
178*4882a593Smuzhiyun 	       MC_ME_RUNMODE_MC_SYSCLK(0x2), MC_ME_RUNn_MC(0));
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	entry_to_target_mode(MC_ME_MCTL_RUN0);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* select sysclks  ARMPLL, ARMPLLDFS2, ARMPLLDFS3 */
183*4882a593Smuzhiyun 	writel(MC_ME_RUNMODE_SEC_CC_I_SYSCLK
184*4882a593Smuzhiyun 	       (0x2,
185*4882a593Smuzhiyun 		MC_ME_RUNMODE_SEC_CC_I_SYSCLK1_OFFSET) |
186*4882a593Smuzhiyun 	       MC_ME_RUNMODE_SEC_CC_I_SYSCLK(0x2,
187*4882a593Smuzhiyun 					     MC_ME_RUNMODE_SEC_CC_I_SYSCLK2_OFFSET)
188*4882a593Smuzhiyun 	       | MC_ME_RUNMODE_SEC_CC_I_SYSCLK(0x2,
189*4882a593Smuzhiyun 					       MC_ME_RUNMODE_SEC_CC_I_SYSCLK3_OFFSET),
190*4882a593Smuzhiyun 	       MC_ME_RUNn_SEC_CC_I(0));
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* setup the sys clock divider for CORE_CLK (1000MHz) */
193*4882a593Smuzhiyun 	writel(MC_CGM_SC_DCn_DE | MC_CGM_SC_DCn_PREDIV(0x0),
194*4882a593Smuzhiyun 	       CGM_SC_DCn(MC_CGM1_BASE_ADDR, 0));
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* setup the sys clock divider for CORE2_CLK (500MHz) */
197*4882a593Smuzhiyun 	writel(MC_CGM_SC_DCn_DE | MC_CGM_SC_DCn_PREDIV(0x1),
198*4882a593Smuzhiyun 	       CGM_SC_DCn(MC_CGM1_BASE_ADDR, 1));
199*4882a593Smuzhiyun 	/* setup the sys clock divider for SYS3_CLK (266 MHz) */
200*4882a593Smuzhiyun 	writel(MC_CGM_SC_DCn_DE | MC_CGM_SC_DCn_PREDIV(0x0),
201*4882a593Smuzhiyun 	       CGM_SC_DCn(MC_CGM0_BASE_ADDR, 0));
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* setup the sys clock divider for SYS6_CLK (133 Mhz) */
204*4882a593Smuzhiyun 	writel(MC_CGM_SC_DCn_DE | MC_CGM_SC_DCn_PREDIV(0x1),
205*4882a593Smuzhiyun 	       CGM_SC_DCn(MC_CGM0_BASE_ADDR, 1));
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	entry_to_target_mode(MC_ME_MCTL_RUN0);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
setup_aux_clocks(void)211*4882a593Smuzhiyun static void setup_aux_clocks(void)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	/*
214*4882a593Smuzhiyun 	 * setup the aux clock divider for PERI_CLK
215*4882a593Smuzhiyun 	 * (source: PERIPH_PLL_PHI_0/5, PERI_CLK - 80 MHz)
216*4882a593Smuzhiyun 	 */
217*4882a593Smuzhiyun 	aux_source_clk_config(MC_CGM0_BASE_ADDR, 5, MC_CGM_ACn_SEL_PERPLLDIVX);
218*4882a593Smuzhiyun 	aux_div_clk_config(MC_CGM0_BASE_ADDR, 5, 0, 4);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* setup the aux clock divider for LIN_CLK (40MHz) */
221*4882a593Smuzhiyun 	aux_source_clk_config(MC_CGM0_BASE_ADDR, 3, MC_CGM_ACn_SEL_PERPLLDIVX);
222*4882a593Smuzhiyun 	aux_div_clk_config(MC_CGM0_BASE_ADDR, 3, 0, 1);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* setup the aux clock divider for ENET_TIME_CLK (50MHz) */
225*4882a593Smuzhiyun 	aux_source_clk_config(MC_CGM0_BASE_ADDR, 7, MC_CGM_ACn_SEL_ENETPLL);
226*4882a593Smuzhiyun 	aux_div_clk_config(MC_CGM0_BASE_ADDR, 7, 1, 9);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* setup the aux clock divider for ENET_CLK (50MHz) */
229*4882a593Smuzhiyun 	aux_source_clk_config(MC_CGM2_BASE_ADDR, 2, MC_CGM_ACn_SEL_ENETPLL);
230*4882a593Smuzhiyun 	aux_div_clk_config(MC_CGM2_BASE_ADDR, 2, 0, 9);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* setup the aux clock divider for SDHC_CLK (50 MHz). */
233*4882a593Smuzhiyun 	aux_source_clk_config(MC_CGM0_BASE_ADDR, 15, MC_CGM_ACn_SEL_ENETPLL);
234*4882a593Smuzhiyun 	aux_div_clk_config(MC_CGM0_BASE_ADDR, 15, 0, 9);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* setup the aux clock divider for DDR_CLK (533MHz) and APEX_SYS_CLK (266MHz) */
237*4882a593Smuzhiyun 	aux_source_clk_config(MC_CGM0_BASE_ADDR, 8, MC_CGM_ACn_SEL_DDRPLL);
238*4882a593Smuzhiyun 	aux_div_clk_config(MC_CGM0_BASE_ADDR, 8, 0, 0);
239*4882a593Smuzhiyun 	/* setup the aux clock divider for DDR4_CLK (133,25MHz) */
240*4882a593Smuzhiyun 	aux_div_clk_config(MC_CGM0_BASE_ADDR, 8, 1, 3);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	entry_to_target_mode(MC_ME_MCTL_RUN0);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
enable_modules_clock(void)246*4882a593Smuzhiyun static void enable_modules_clock(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	/* PIT0 */
249*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL58);
250*4882a593Smuzhiyun 	/* PIT1 */
251*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL170);
252*4882a593Smuzhiyun 	/* LINFLEX0 */
253*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL83);
254*4882a593Smuzhiyun 	/* LINFLEX1 */
255*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL188);
256*4882a593Smuzhiyun 	/* ENET */
257*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL50);
258*4882a593Smuzhiyun 	/* SDHC */
259*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL93);
260*4882a593Smuzhiyun 	/* IIC0 */
261*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL81);
262*4882a593Smuzhiyun 	/* IIC1 */
263*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL184);
264*4882a593Smuzhiyun 	/* IIC2 */
265*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL186);
266*4882a593Smuzhiyun 	/* MMDC0 */
267*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL54);
268*4882a593Smuzhiyun 	/* MMDC1 */
269*4882a593Smuzhiyun 	writeb(MC_ME_PCTLn_RUNPCm(0), MC_ME_PCTL162);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	entry_to_target_mode(MC_ME_MCTL_RUN0);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
clock_init(void)274*4882a593Smuzhiyun void clock_init(void)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	unsigned int arm_dfs[ARM_PLL_PHI1_DFS_Nr][DFS_PARAMS_Nr] = {
277*4882a593Smuzhiyun 		{ARM_PLL_PHI1_DFS1_EN, ARM_PLL_PHI1_DFS1_MFN,
278*4882a593Smuzhiyun 		 ARM_PLL_PHI1_DFS1_MFI},
279*4882a593Smuzhiyun 		{ARM_PLL_PHI1_DFS2_EN, ARM_PLL_PHI1_DFS2_MFN,
280*4882a593Smuzhiyun 		 ARM_PLL_PHI1_DFS2_MFI},
281*4882a593Smuzhiyun 		{ARM_PLL_PHI1_DFS3_EN, ARM_PLL_PHI1_DFS3_MFN,
282*4882a593Smuzhiyun 		 ARM_PLL_PHI1_DFS3_MFI}
283*4882a593Smuzhiyun 	};
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	unsigned int enet_dfs[ENET_PLL_PHI1_DFS_Nr][DFS_PARAMS_Nr] = {
286*4882a593Smuzhiyun 		{ENET_PLL_PHI1_DFS1_EN, ENET_PLL_PHI1_DFS1_MFN,
287*4882a593Smuzhiyun 		 ENET_PLL_PHI1_DFS1_MFI},
288*4882a593Smuzhiyun 		{ENET_PLL_PHI1_DFS2_EN, ENET_PLL_PHI1_DFS2_MFN,
289*4882a593Smuzhiyun 		 ENET_PLL_PHI1_DFS2_MFI},
290*4882a593Smuzhiyun 		{ENET_PLL_PHI1_DFS3_EN, ENET_PLL_PHI1_DFS3_MFN,
291*4882a593Smuzhiyun 		 ENET_PLL_PHI1_DFS3_MFI},
292*4882a593Smuzhiyun 		{ENET_PLL_PHI1_DFS4_EN, ENET_PLL_PHI1_DFS4_MFN,
293*4882a593Smuzhiyun 		 ENET_PLL_PHI1_DFS4_MFI}
294*4882a593Smuzhiyun 	};
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	unsigned int ddr_dfs[DDR_PLL_PHI1_DFS_Nr][DFS_PARAMS_Nr] = {
297*4882a593Smuzhiyun 		{DDR_PLL_PHI1_DFS1_EN, DDR_PLL_PHI1_DFS1_MFN,
298*4882a593Smuzhiyun 		 DDR_PLL_PHI1_DFS1_MFI},
299*4882a593Smuzhiyun 		{DDR_PLL_PHI1_DFS2_EN, DDR_PLL_PHI1_DFS2_MFN,
300*4882a593Smuzhiyun 		 DDR_PLL_PHI1_DFS2_MFI},
301*4882a593Smuzhiyun 		{DDR_PLL_PHI1_DFS3_EN, DDR_PLL_PHI1_DFS3_MFN,
302*4882a593Smuzhiyun 		 DDR_PLL_PHI1_DFS3_MFI}
303*4882a593Smuzhiyun 	};
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	writel(MC_ME_RUN_PCn_DRUN | MC_ME_RUN_PCn_RUN0 | MC_ME_RUN_PCn_RUN1 |
306*4882a593Smuzhiyun 	       MC_ME_RUN_PCn_RUN2 | MC_ME_RUN_PCn_RUN3, MC_ME_RUN_PCn(0));
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* turn on FXOSC */
309*4882a593Smuzhiyun 	writel(MC_ME_RUNMODE_MC_MVRON | MC_ME_RUNMODE_MC_XOSCON |
310*4882a593Smuzhiyun 	       MC_ME_RUNMODE_MC_FIRCON | MC_ME_RUNMODE_MC_SYSCLK(0x1),
311*4882a593Smuzhiyun 	       MC_ME_RUNn_MC(0));
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	entry_to_target_mode(MC_ME_MCTL_RUN0);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	program_pll(ARM_PLL, XOSC_CLK_FREQ, ARM_PLL_PHI0_FREQ,
316*4882a593Smuzhiyun 		    ARM_PLL_PHI1_FREQ, ARM_PLL_PHI1_DFS_Nr, arm_dfs,
317*4882a593Smuzhiyun 		    ARM_PLL_PLLDV_PREDIV, ARM_PLL_PLLDV_MFD, ARM_PLL_PLLDV_MFN);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	setup_sys_clocks();
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	program_pll(PERIPH_PLL, XOSC_CLK_FREQ, PERIPH_PLL_PHI0_FREQ,
322*4882a593Smuzhiyun 		    PERIPH_PLL_PHI1_FREQ, PERIPH_PLL_PHI1_DFS_Nr, NULL,
323*4882a593Smuzhiyun 		    PERIPH_PLL_PLLDV_PREDIV, PERIPH_PLL_PLLDV_MFD,
324*4882a593Smuzhiyun 		    PERIPH_PLL_PLLDV_MFN);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	program_pll(ENET_PLL, XOSC_CLK_FREQ, ENET_PLL_PHI0_FREQ,
327*4882a593Smuzhiyun 		    ENET_PLL_PHI1_FREQ, ENET_PLL_PHI1_DFS_Nr, enet_dfs,
328*4882a593Smuzhiyun 		    ENET_PLL_PLLDV_PREDIV, ENET_PLL_PLLDV_MFD,
329*4882a593Smuzhiyun 		    ENET_PLL_PLLDV_MFN);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	program_pll(DDR_PLL, XOSC_CLK_FREQ, DDR_PLL_PHI0_FREQ,
332*4882a593Smuzhiyun 		    DDR_PLL_PHI1_FREQ, DDR_PLL_PHI1_DFS_Nr, ddr_dfs,
333*4882a593Smuzhiyun 		    DDR_PLL_PLLDV_PREDIV, DDR_PLL_PLLDV_MFD, DDR_PLL_PLLDV_MFN);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	program_pll(VIDEO_PLL, XOSC_CLK_FREQ, VIDEO_PLL_PHI0_FREQ,
336*4882a593Smuzhiyun 		    VIDEO_PLL_PHI1_FREQ, VIDEO_PLL_PHI1_DFS_Nr, NULL,
337*4882a593Smuzhiyun 		    VIDEO_PLL_PLLDV_PREDIV, VIDEO_PLL_PLLDV_MFD,
338*4882a593Smuzhiyun 		    VIDEO_PLL_PLLDV_MFN);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	setup_aux_clocks();
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	enable_modules_clock();
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun }
345