xref: /OK3568_Linux_fs/u-boot/board/freescale/p2041rdb/p2041rdb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011,2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <command.h>
9*4882a593Smuzhiyun #include <netdev.h>
10*4882a593Smuzhiyun #include <linux/compiler.h>
11*4882a593Smuzhiyun #include <asm/mmu.h>
12*4882a593Smuzhiyun #include <asm/processor.h>
13*4882a593Smuzhiyun #include <asm/cache.h>
14*4882a593Smuzhiyun #include <asm/immap_85xx.h>
15*4882a593Smuzhiyun #include <asm/fsl_law.h>
16*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
17*4882a593Smuzhiyun #include <asm/fsl_liodn.h>
18*4882a593Smuzhiyun #include <fm_eth.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun extern void pci_of_setup(void *blob, bd_t *bd);
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "cpld.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
25*4882a593Smuzhiyun 
checkboard(void)26*4882a593Smuzhiyun int checkboard(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	u8 sw;
29*4882a593Smuzhiyun 	struct cpu_type *cpu = gd->arch.cpu;
30*4882a593Smuzhiyun 	unsigned int i;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	printf("Board: %sRDB, ", cpu->name);
33*4882a593Smuzhiyun 	printf("CPLD version: %d.%d ", CPLD_READ(cpld_ver),
34*4882a593Smuzhiyun 			CPLD_READ(cpld_ver_sub));
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	sw = CPLD_READ(fbank_sel);
37*4882a593Smuzhiyun 	printf("vBank: %d\n", sw & 0x1);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/*
40*4882a593Smuzhiyun 	 * Display the actual SERDES reference clocks as configured by the
41*4882a593Smuzhiyun 	 * dip switches on the board.  Note that the SWx registers could
42*4882a593Smuzhiyun 	 * technically be set to force the reference clocks to match the
43*4882a593Smuzhiyun 	 * values that the SERDES expects (or vice versa).  For now, however,
44*4882a593Smuzhiyun 	 * we just display both values and hope the user notices when they
45*4882a593Smuzhiyun 	 * don't match.
46*4882a593Smuzhiyun 	 */
47*4882a593Smuzhiyun 	puts("SERDES Reference Clocks: ");
48*4882a593Smuzhiyun 	sw = in_8(&CPLD_SW(2)) >> 2;
49*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
50*4882a593Smuzhiyun 		static const char * const freq[][3] = {{"0", "100", "125"},
51*4882a593Smuzhiyun 						{"100", "156.25", "125"}
52*4882a593Smuzhiyun 		};
53*4882a593Smuzhiyun 		unsigned int clock = (sw >> (2 * i)) & 3;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 		printf("Bank%u=%sMhz ", i+1, freq[i][clock]);
56*4882a593Smuzhiyun 	}
57*4882a593Smuzhiyun 	puts("\n");
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
board_early_init_f(void)62*4882a593Smuzhiyun int board_early_init_f(void)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/* board only uses the DDR_MCK0/1, so disable the DDR_MCK2/3 */
67*4882a593Smuzhiyun 	setbits_be32(&gur->ddrclkdr, 0x000f000f);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define CPLD_LANE_A_SEL	0x1
73*4882a593Smuzhiyun #define CPLD_LANE_G_SEL	0x2
74*4882a593Smuzhiyun #define CPLD_LANE_C_SEL	0x4
75*4882a593Smuzhiyun #define CPLD_LANE_D_SEL	0x8
76*4882a593Smuzhiyun 
board_config_lanes_mux(void)77*4882a593Smuzhiyun void board_config_lanes_mux(void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
80*4882a593Smuzhiyun 	int srds_prtcl = (in_be32(&gur->rcwsr[4]) &
81*4882a593Smuzhiyun 				FSL_CORENET_RCWSR4_SRDS_PRTCL) >> 26;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	u8 mux = 0;
84*4882a593Smuzhiyun 	switch (srds_prtcl) {
85*4882a593Smuzhiyun 	case 0x2:
86*4882a593Smuzhiyun 	case 0x5:
87*4882a593Smuzhiyun 	case 0x9:
88*4882a593Smuzhiyun 	case 0xa:
89*4882a593Smuzhiyun 	case 0xf:
90*4882a593Smuzhiyun 		break;
91*4882a593Smuzhiyun 	case 0x8:
92*4882a593Smuzhiyun 		mux |= CPLD_LANE_C_SEL | CPLD_LANE_D_SEL;
93*4882a593Smuzhiyun 		break;
94*4882a593Smuzhiyun 	case 0x14:
95*4882a593Smuzhiyun 		mux |= CPLD_LANE_A_SEL;
96*4882a593Smuzhiyun 		break;
97*4882a593Smuzhiyun 	case 0x17:
98*4882a593Smuzhiyun 		mux |= CPLD_LANE_G_SEL;
99*4882a593Smuzhiyun 		break;
100*4882a593Smuzhiyun 	case 0x16:
101*4882a593Smuzhiyun 	case 0x19:
102*4882a593Smuzhiyun 	case 0x1a:
103*4882a593Smuzhiyun 		mux |= CPLD_LANE_G_SEL | CPLD_LANE_C_SEL | CPLD_LANE_D_SEL;
104*4882a593Smuzhiyun 		break;
105*4882a593Smuzhiyun 	case 0x1c:
106*4882a593Smuzhiyun 		mux |= CPLD_LANE_G_SEL | CPLD_LANE_A_SEL;
107*4882a593Smuzhiyun 		break;
108*4882a593Smuzhiyun 	default:
109*4882a593Smuzhiyun 		printf("Fman:Unsupported SerDes Protocol 0x%02x\n", srds_prtcl);
110*4882a593Smuzhiyun 		break;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 	CPLD_WRITE(serdes_mux, mux);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
board_early_init_r(void)115*4882a593Smuzhiyun int board_early_init_r(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
118*4882a593Smuzhiyun 	int flash_esel = find_tlb_idx((void *)flashbase, 1);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/*
121*4882a593Smuzhiyun 	 * Remap Boot flash + PROMJET region to caching-inhibited
122*4882a593Smuzhiyun 	 * so that flash can be erased properly.
123*4882a593Smuzhiyun 	 */
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* Flush d-cache and invalidate i-cache of any FLASH data */
126*4882a593Smuzhiyun 	flush_dcache();
127*4882a593Smuzhiyun 	invalidate_icache();
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (flash_esel == -1) {
130*4882a593Smuzhiyun 		/* very unlikely unless something is messed up */
131*4882a593Smuzhiyun 		puts("Error: Could not find TLB for FLASH BASE\n");
132*4882a593Smuzhiyun 		flash_esel = 2;	/* give our best effort to continue */
133*4882a593Smuzhiyun 	} else {
134*4882a593Smuzhiyun 		/* invalidate existing TLB entry for flash + promjet */
135*4882a593Smuzhiyun 		disable_tlb(flash_esel);
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
139*4882a593Smuzhiyun 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
140*4882a593Smuzhiyun 			0, flash_esel, BOOKE_PAGESZ_256M, 1);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	board_config_lanes_mux();
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
get_board_sys_clk(unsigned long dummy)147*4882a593Smuzhiyun unsigned long get_board_sys_clk(unsigned long dummy)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	u8 sysclk_conf = CPLD_READ(sysclk_sw1);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	switch (sysclk_conf & 0x7) {
152*4882a593Smuzhiyun 	case CPLD_SYSCLK_83:
153*4882a593Smuzhiyun 		return 83333333;
154*4882a593Smuzhiyun 	case CPLD_SYSCLK_100:
155*4882a593Smuzhiyun 		return 100000000;
156*4882a593Smuzhiyun 	default:
157*4882a593Smuzhiyun 		return 66666666;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define NUM_SRDS_BANKS	2
162*4882a593Smuzhiyun 
misc_init_r(void)163*4882a593Smuzhiyun int misc_init_r(void)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	serdes_corenet_t *regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
166*4882a593Smuzhiyun 	u32 actual[NUM_SRDS_BANKS];
167*4882a593Smuzhiyun 	unsigned int i;
168*4882a593Smuzhiyun 	u8 sw;
169*4882a593Smuzhiyun 	static const int freq[][3] = {
170*4882a593Smuzhiyun 		{0, SRDS_PLLCR0_RFCK_SEL_100, SRDS_PLLCR0_RFCK_SEL_125},
171*4882a593Smuzhiyun 		{SRDS_PLLCR0_RFCK_SEL_100, SRDS_PLLCR0_RFCK_SEL_156_25,
172*4882a593Smuzhiyun 			SRDS_PLLCR0_RFCK_SEL_125}
173*4882a593Smuzhiyun 	};
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	sw = in_8(&CPLD_SW(2)) >> 2;
176*4882a593Smuzhiyun 	for (i = 0; i < NUM_SRDS_BANKS; i++) {
177*4882a593Smuzhiyun 		unsigned int clock = (sw >> (2 * i)) & 3;
178*4882a593Smuzhiyun 		if (clock == 0x3) {
179*4882a593Smuzhiyun 			printf("Warning: SDREFCLK%u switch setting of '11' is "
180*4882a593Smuzhiyun 			       "unsupported\n", i + 1);
181*4882a593Smuzhiyun 			break;
182*4882a593Smuzhiyun 		}
183*4882a593Smuzhiyun 		if (i == 0 && clock == 0)
184*4882a593Smuzhiyun 			puts("Warning: SDREFCLK1 switch setting of"
185*4882a593Smuzhiyun 				"'00' is unsupported\n");
186*4882a593Smuzhiyun 		else
187*4882a593Smuzhiyun 			actual[i] = freq[i][clock];
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		/*
190*4882a593Smuzhiyun 		 * PC board uses a different CPLD with PB board, this CPLD
191*4882a593Smuzhiyun 		 * has cpld_ver_sub = 1, and pcba_ver = 5. But CPLD on PB
192*4882a593Smuzhiyun 		 * board has cpld_ver_sub = 0, and pcba_ver = 4.
193*4882a593Smuzhiyun 		 */
194*4882a593Smuzhiyun 		if ((i == 1) && (CPLD_READ(cpld_ver_sub) == 1) &&
195*4882a593Smuzhiyun 		    (CPLD_READ(pcba_ver) == 5)) {
196*4882a593Smuzhiyun 			/* PC board bank2 frequency */
197*4882a593Smuzhiyun 			actual[i] = freq[i-1][clock];
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	for (i = 0; i < NUM_SRDS_BANKS; i++) {
202*4882a593Smuzhiyun 		u32 expected = in_be32(&regs->bank[i].pllcr0);
203*4882a593Smuzhiyun 		expected &= SRDS_PLLCR0_RFCK_SEL_MASK;
204*4882a593Smuzhiyun 		if (expected != actual[i]) {
205*4882a593Smuzhiyun 			printf("Warning: SERDES bank %u expects reference clock"
206*4882a593Smuzhiyun 			       " %sMHz, but actual is %sMHz\n", i + 1,
207*4882a593Smuzhiyun 			       serdes_clock_to_string(expected),
208*4882a593Smuzhiyun 			       serdes_clock_to_string(actual[i]));
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
ft_board_setup(void * blob,bd_t * bd)215*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	phys_addr_t base;
218*4882a593Smuzhiyun 	phys_size_t size;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	base = env_get_bootm_low();
223*4882a593Smuzhiyun 	size = env_get_bootm_size();
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	fdt_fixup_memory(blob, (u64)base, (u64)size);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
228*4882a593Smuzhiyun 	fsl_fdt_fixup_dr_usb(blob, bd);
229*4882a593Smuzhiyun #endif
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #ifdef CONFIG_PCI
232*4882a593Smuzhiyun 	pci_of_setup(blob, bd);
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	fdt_fixup_liodn(blob);
236*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
237*4882a593Smuzhiyun 	fdt_fixup_fman_ethernet(blob);
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return 0;
241*4882a593Smuzhiyun }
242