1*4882a593Smuzhiyun /**
2*4882a593Smuzhiyun * Copyright 2011 Freescale Semiconductor
3*4882a593Smuzhiyun * Author: Mingkai Hu <Mingkai.hu@freescale.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file provides support for the board-specific CPLD used on some Freescale
8*4882a593Smuzhiyun * reference boards.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * The following macros need to be defined:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * CPLD_BASE - The virtual address of the base of the CPLD register map
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <command.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "cpld.h"
20*4882a593Smuzhiyun
__cpld_read(unsigned int reg)21*4882a593Smuzhiyun static u8 __cpld_read(unsigned int reg)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun void *p = (void *)CPLD_BASE;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun return in_8(p + reg);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun u8 cpld_read(unsigned int reg) __attribute__((weak, alias("__cpld_read")));
28*4882a593Smuzhiyun
__cpld_write(unsigned int reg,u8 value)29*4882a593Smuzhiyun static void __cpld_write(unsigned int reg, u8 value)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun void *p = (void *)CPLD_BASE;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun out_8(p + reg, value);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun void cpld_write(unsigned int reg, u8 value)
36*4882a593Smuzhiyun __attribute__((weak, alias("__cpld_write")));
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * Reset the board. This honors the por_cfg registers.
40*4882a593Smuzhiyun */
__cpld_reset(void)41*4882a593Smuzhiyun void __cpld_reset(void)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun CPLD_WRITE(system_rst, 1);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun void cpld_reset(void) __attribute__((weak, alias("__cpld_reset")));
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /**
48*4882a593Smuzhiyun * Set the boot bank to the alternate bank
49*4882a593Smuzhiyun */
__cpld_set_altbank(void)50*4882a593Smuzhiyun void __cpld_set_altbank(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun u8 reg5 = CPLD_READ(sw_ctl_on);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun CPLD_WRITE(sw_ctl_on, reg5 | CPLD_SWITCH_BANK_ENABLE);
55*4882a593Smuzhiyun CPLD_WRITE(fbank_sel, 1);
56*4882a593Smuzhiyun CPLD_WRITE(system_rst, 1);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun void cpld_set_altbank(void)
59*4882a593Smuzhiyun __attribute__((weak, alias("__cpld_set_altbank")));
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /**
62*4882a593Smuzhiyun * Set the boot bank to the default bank
63*4882a593Smuzhiyun */
__cpld_set_defbank(void)64*4882a593Smuzhiyun void __cpld_set_defbank(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun CPLD_WRITE(system_rst_default, 1);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun void cpld_set_defbank(void)
69*4882a593Smuzhiyun __attribute__((weak, alias("__cpld_set_defbank")));
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #ifdef DEBUG
cpld_dump_regs(void)72*4882a593Smuzhiyun static void cpld_dump_regs(void)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun printf("cpld_ver = 0x%02x\n", CPLD_READ(cpld_ver));
75*4882a593Smuzhiyun printf("cpld_ver_sub = 0x%02x\n", CPLD_READ(cpld_ver_sub));
76*4882a593Smuzhiyun printf("pcba_ver = 0x%02x\n", CPLD_READ(pcba_ver));
77*4882a593Smuzhiyun printf("system_rst = 0x%02x\n", CPLD_READ(system_rst));
78*4882a593Smuzhiyun printf("sw_ctl_on = 0x%02x\n", CPLD_READ(sw_ctl_on));
79*4882a593Smuzhiyun printf("por_cfg = 0x%02x\n", CPLD_READ(por_cfg));
80*4882a593Smuzhiyun printf("switch_strobe = 0x%02x\n", CPLD_READ(switch_strobe));
81*4882a593Smuzhiyun printf("jtag_sel = 0x%02x\n", CPLD_READ(jtag_sel));
82*4882a593Smuzhiyun printf("sdbank1_clk = 0x%02x\n", CPLD_READ(sdbank1_clk));
83*4882a593Smuzhiyun printf("sdbank2_clk = 0x%02x\n", CPLD_READ(sdbank2_clk));
84*4882a593Smuzhiyun printf("fbank_sel = 0x%02x\n", CPLD_READ(fbank_sel));
85*4882a593Smuzhiyun printf("serdes_mux = 0x%02x\n", CPLD_READ(serdes_mux));
86*4882a593Smuzhiyun printf("SW[2] = 0x%02x\n", in_8(&CPLD_SW(2)));
87*4882a593Smuzhiyun putc('\n');
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun #endif
90*4882a593Smuzhiyun
cpld_cmd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])91*4882a593Smuzhiyun int cpld_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun int rc = 0;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (argc <= 1)
96*4882a593Smuzhiyun return cmd_usage(cmdtp);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (strcmp(argv[1], "reset") == 0) {
99*4882a593Smuzhiyun if (strcmp(argv[2], "altbank") == 0)
100*4882a593Smuzhiyun cpld_set_altbank();
101*4882a593Smuzhiyun else
102*4882a593Smuzhiyun cpld_set_defbank();
103*4882a593Smuzhiyun } else if (strcmp(argv[1], "lane_mux") == 0) {
104*4882a593Smuzhiyun u32 lane = simple_strtoul(argv[2], NULL, 16);
105*4882a593Smuzhiyun u8 val = (u8)simple_strtoul(argv[3], NULL, 16);
106*4882a593Smuzhiyun u8 reg = CPLD_READ(serdes_mux);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun switch (lane) {
109*4882a593Smuzhiyun case 0x6:
110*4882a593Smuzhiyun reg &= ~SERDES_MUX_LANE_6_MASK;
111*4882a593Smuzhiyun reg |= val << SERDES_MUX_LANE_6_SHIFT;
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun case 0xa:
114*4882a593Smuzhiyun reg &= ~SERDES_MUX_LANE_A_MASK;
115*4882a593Smuzhiyun reg |= val << SERDES_MUX_LANE_A_SHIFT;
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun case 0xc:
118*4882a593Smuzhiyun reg &= ~SERDES_MUX_LANE_C_MASK;
119*4882a593Smuzhiyun reg |= val << SERDES_MUX_LANE_C_SHIFT;
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun case 0xd:
122*4882a593Smuzhiyun reg &= ~SERDES_MUX_LANE_D_MASK;
123*4882a593Smuzhiyun reg |= val << SERDES_MUX_LANE_D_SHIFT;
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun default:
126*4882a593Smuzhiyun printf("Invalid value\n");
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun CPLD_WRITE(serdes_mux, reg);
131*4882a593Smuzhiyun #ifdef DEBUG
132*4882a593Smuzhiyun } else if (strcmp(argv[1], "dump") == 0) {
133*4882a593Smuzhiyun cpld_dump_regs();
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun } else
136*4882a593Smuzhiyun rc = cmd_usage(cmdtp);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return rc;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun U_BOOT_CMD(
142*4882a593Smuzhiyun cpld_cmd, CONFIG_SYS_MAXARGS, 1, cpld_cmd,
143*4882a593Smuzhiyun "Reset the board or pin mulexing selection using the CPLD sequencer",
144*4882a593Smuzhiyun "reset - hard reset to default bank\n"
145*4882a593Smuzhiyun "cpld_cmd reset altbank - reset to alternate bank\n"
146*4882a593Smuzhiyun "cpld_cmd lane_mux <lane> <mux_value> - set multiplexed lane pin\n"
147*4882a593Smuzhiyun " lane 6: 0 -> slot1\n"
148*4882a593Smuzhiyun " 1 -> SGMII (Default)\n"
149*4882a593Smuzhiyun " lane a: 0 -> slot2\n"
150*4882a593Smuzhiyun " 1 -> AURORA (Default)\n"
151*4882a593Smuzhiyun " lane c: 0 -> slot2\n"
152*4882a593Smuzhiyun " 1 -> SATA0 (Default)\n"
153*4882a593Smuzhiyun " lane d: 0 -> slot2\n"
154*4882a593Smuzhiyun " 1 -> SATA1 (Default)\n"
155*4882a593Smuzhiyun #ifdef DEBUG
156*4882a593Smuzhiyun "cpld_cmd dump - display the CPLD registers\n"
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun );
159