1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2010-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4*4882a593Smuzhiyun * Timur Tabi <timur@freescale.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <command.h>
11*4882a593Smuzhiyun #include <pci.h>
12*4882a593Smuzhiyun #include <asm/processor.h>
13*4882a593Smuzhiyun #include <asm/mmu.h>
14*4882a593Smuzhiyun #include <asm/cache.h>
15*4882a593Smuzhiyun #include <asm/immap_85xx.h>
16*4882a593Smuzhiyun #include <asm/fsl_pci.h>
17*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
18*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <linux/libfdt.h>
21*4882a593Smuzhiyun #include <fdt_support.h>
22*4882a593Smuzhiyun #include <fsl_mdio.h>
23*4882a593Smuzhiyun #include <tsec.h>
24*4882a593Smuzhiyun #include <asm/fsl_law.h>
25*4882a593Smuzhiyun #include <netdev.h>
26*4882a593Smuzhiyun #include <i2c.h>
27*4882a593Smuzhiyun #include <hwconfig.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "../common/ngpixis.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
32*4882a593Smuzhiyun
board_early_init_f(void)33*4882a593Smuzhiyun int board_early_init_f(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Set pmuxcr to allow both i2c1 and i2c2 */
38*4882a593Smuzhiyun setbits_be32(&gur->pmuxcr, 0x1000);
39*4882a593Smuzhiyun #ifdef CONFIG_SYS_RAMBOOT
40*4882a593Smuzhiyun setbits_be32(&gur->pmuxcr,
41*4882a593Smuzhiyun in_be32(&gur->pmuxcr) | MPC85xx_PMUXCR_SD_DATA);
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Read back the register to synchronize the write. */
45*4882a593Smuzhiyun in_be32(&gur->pmuxcr);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Set the pin muxing to enable ETSEC2. */
48*4882a593Smuzhiyun clrbits_be32(&gur->pmuxcr2, 0x001F8000);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Enable the SPI */
51*4882a593Smuzhiyun clrsetbits_8(&pixis->brdcfg0, PIXIS_ELBC_SPI_MASK, PIXIS_SPI);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return 0;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
checkboard(void)56*4882a593Smuzhiyun int checkboard(void)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun u8 sw;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun printf("Board: P1022DS Sys ID: 0x%02x, "
61*4882a593Smuzhiyun "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
62*4882a593Smuzhiyun in_8(&pixis->id), in_8(&pixis->arch), in_8(&pixis->scver));
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun sw = in_8(&PIXIS_SW(PIXIS_LBMAP_SWITCH));
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun switch ((sw & PIXIS_LBMAP_MASK) >> 6) {
67*4882a593Smuzhiyun case 0:
68*4882a593Smuzhiyun printf ("vBank: %u\n", ((sw & 0x30) >> 4));
69*4882a593Smuzhiyun break;
70*4882a593Smuzhiyun case 1:
71*4882a593Smuzhiyun printf ("NAND\n");
72*4882a593Smuzhiyun break;
73*4882a593Smuzhiyun case 2:
74*4882a593Smuzhiyun case 3:
75*4882a593Smuzhiyun puts ("Promjet\n");
76*4882a593Smuzhiyun break;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define CONFIG_TFP410_I2C_ADDR 0x38
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Masks for the SSI_TDM and AUDCLK bits of the ngPIXIS BRDCFG1 register. */
85*4882a593Smuzhiyun #define CONFIG_PIXIS_BRDCFG1_SSI_TDM_MASK 0x0c
86*4882a593Smuzhiyun #define CONFIG_PIXIS_BRDCFG1_AUDCLK_MASK 0x03
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Route the I2C1 pins to the SSI port instead. */
89*4882a593Smuzhiyun #define CONFIG_PIXIS_BRDCFG1_SSI_TDM_SSI 0x08
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Choose the 12.288Mhz codec reference clock */
92*4882a593Smuzhiyun #define CONFIG_PIXIS_BRDCFG1_AUDCLK_12 0x02
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Choose the 11.2896Mhz codec reference clock */
95*4882a593Smuzhiyun #define CONFIG_PIXIS_BRDCFG1_AUDCLK_11 0x01
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Connect to USB2 */
98*4882a593Smuzhiyun #define CONFIG_PIXIS_BRDCFG0_USB2 0x10
99*4882a593Smuzhiyun /* Connect to TFM bus */
100*4882a593Smuzhiyun #define CONFIG_PIXIS_BRDCFG1_TDM 0x0c
101*4882a593Smuzhiyun /* Connect to SPI */
102*4882a593Smuzhiyun #define CONFIG_PIXIS_BRDCFG0_SPI 0x80
103*4882a593Smuzhiyun
misc_init_r(void)104*4882a593Smuzhiyun int misc_init_r(void)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun u8 temp;
107*4882a593Smuzhiyun const char *audclk;
108*4882a593Smuzhiyun size_t arglen;
109*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* For DVI, enable the TFP410 Encoder. */
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun temp = 0xBF;
114*4882a593Smuzhiyun if (i2c_write(CONFIG_TFP410_I2C_ADDR, 0x08, 1, &temp, sizeof(temp)) < 0)
115*4882a593Smuzhiyun return -1;
116*4882a593Smuzhiyun if (i2c_read(CONFIG_TFP410_I2C_ADDR, 0x08, 1, &temp, sizeof(temp)) < 0)
117*4882a593Smuzhiyun return -1;
118*4882a593Smuzhiyun debug("DVI Encoder Read: 0x%02x\n", temp);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun temp = 0x10;
121*4882a593Smuzhiyun if (i2c_write(CONFIG_TFP410_I2C_ADDR, 0x0A, 1, &temp, sizeof(temp)) < 0)
122*4882a593Smuzhiyun return -1;
123*4882a593Smuzhiyun if (i2c_read(CONFIG_TFP410_I2C_ADDR, 0x0A, 1, &temp, sizeof(temp)) < 0)
124*4882a593Smuzhiyun return -1;
125*4882a593Smuzhiyun debug("DVI Encoder Read: 0x%02x\n",temp);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Enable the USB2 in PMUXCR2 and FGPA */
128*4882a593Smuzhiyun if (hwconfig("usb2")) {
129*4882a593Smuzhiyun clrsetbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_ETSECUSB_MASK,
130*4882a593Smuzhiyun MPC85xx_PMUXCR2_USB);
131*4882a593Smuzhiyun setbits_8(&pixis->brdcfg0, CONFIG_PIXIS_BRDCFG0_USB2);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* tdm and audio can not enable simultaneous*/
135*4882a593Smuzhiyun if (hwconfig("tdm") && hwconfig("audclk")){
136*4882a593Smuzhiyun printf("WARNING: TDM and AUDIO can not be enabled simultaneous !\n");
137*4882a593Smuzhiyun return -1;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Enable the TDM in PMUXCR and FGPA */
141*4882a593Smuzhiyun if (hwconfig("tdm")) {
142*4882a593Smuzhiyun clrsetbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_TDM_MASK,
143*4882a593Smuzhiyun MPC85xx_PMUXCR_TDM);
144*4882a593Smuzhiyun setbits_8(&pixis->brdcfg1, CONFIG_PIXIS_BRDCFG1_TDM);
145*4882a593Smuzhiyun /* TDM need some configration option by SPI */
146*4882a593Smuzhiyun clrsetbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_SPI_MASK,
147*4882a593Smuzhiyun MPC85xx_PMUXCR_SPI);
148*4882a593Smuzhiyun setbits_8(&pixis->brdcfg0, CONFIG_PIXIS_BRDCFG0_SPI);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun * Enable the reference clock for the WM8776 codec, and route the MUX
153*4882a593Smuzhiyun * pins for SSI. The default is the 12.288 MHz clock
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (hwconfig("audclk")) {
157*4882a593Smuzhiyun temp = in_8(&pixis->brdcfg1) & ~(CONFIG_PIXIS_BRDCFG1_SSI_TDM_MASK |
158*4882a593Smuzhiyun CONFIG_PIXIS_BRDCFG1_AUDCLK_MASK);
159*4882a593Smuzhiyun temp |= CONFIG_PIXIS_BRDCFG1_SSI_TDM_SSI;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun audclk = hwconfig_arg("audclk", &arglen);
162*4882a593Smuzhiyun /* Check the first two chars only */
163*4882a593Smuzhiyun if (audclk && (strncmp(audclk, "11", 2) == 0))
164*4882a593Smuzhiyun temp |= CONFIG_PIXIS_BRDCFG1_AUDCLK_11;
165*4882a593Smuzhiyun else
166*4882a593Smuzhiyun temp |= CONFIG_PIXIS_BRDCFG1_AUDCLK_12;
167*4882a593Smuzhiyun setbits_8(&pixis->brdcfg1, temp);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun * A list of PCI and SATA slots
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun enum slot_id {
177*4882a593Smuzhiyun SLOT_PCIE1 = 1,
178*4882a593Smuzhiyun SLOT_PCIE2,
179*4882a593Smuzhiyun SLOT_PCIE3,
180*4882a593Smuzhiyun SLOT_PCIE4,
181*4882a593Smuzhiyun SLOT_PCIE5,
182*4882a593Smuzhiyun SLOT_SATA1,
183*4882a593Smuzhiyun SLOT_SATA2
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * This array maps the slot identifiers to their names on the P1022DS board.
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun static const char *slot_names[] = {
190*4882a593Smuzhiyun [SLOT_PCIE1] = "Slot 1",
191*4882a593Smuzhiyun [SLOT_PCIE2] = "Slot 2",
192*4882a593Smuzhiyun [SLOT_PCIE3] = "Slot 3",
193*4882a593Smuzhiyun [SLOT_PCIE4] = "Slot 4",
194*4882a593Smuzhiyun [SLOT_PCIE5] = "Mini-PCIe",
195*4882a593Smuzhiyun [SLOT_SATA1] = "SATA 1",
196*4882a593Smuzhiyun [SLOT_SATA2] = "SATA 2",
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun * This array maps a given SERDES configuration and SERDES device to the PCI or
201*4882a593Smuzhiyun * SATA slot that it connects to. This mapping is hard-coded in the FPGA.
202*4882a593Smuzhiyun */
203*4882a593Smuzhiyun static u8 serdes_dev_slot[][SATA2 + 1] = {
204*4882a593Smuzhiyun [0x01] = { [PCIE3] = SLOT_PCIE4, [PCIE2] = SLOT_PCIE5 },
205*4882a593Smuzhiyun [0x02] = { [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
206*4882a593Smuzhiyun [0x09] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE4,
207*4882a593Smuzhiyun [PCIE2] = SLOT_PCIE5 },
208*4882a593Smuzhiyun [0x16] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
209*4882a593Smuzhiyun [PCIE2] = SLOT_PCIE3,
210*4882a593Smuzhiyun [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
211*4882a593Smuzhiyun [0x17] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
212*4882a593Smuzhiyun [PCIE2] = SLOT_PCIE3 },
213*4882a593Smuzhiyun [0x1a] = { [PCIE1] = SLOT_PCIE1, [PCIE2] = SLOT_PCIE3,
214*4882a593Smuzhiyun [PCIE2] = SLOT_PCIE3,
215*4882a593Smuzhiyun [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
216*4882a593Smuzhiyun [0x1c] = { [PCIE1] = SLOT_PCIE1,
217*4882a593Smuzhiyun [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
218*4882a593Smuzhiyun [0x1e] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE3 },
219*4882a593Smuzhiyun [0x1f] = { [PCIE1] = SLOT_PCIE1 },
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * Returns the name of the slot to which the PCIe or SATA controller is
225*4882a593Smuzhiyun * connected
226*4882a593Smuzhiyun */
board_serdes_name(enum srds_prtcl device)227*4882a593Smuzhiyun const char *board_serdes_name(enum srds_prtcl device)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
230*4882a593Smuzhiyun u32 pordevsr = in_be32(&gur->pordevsr);
231*4882a593Smuzhiyun unsigned int srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
232*4882a593Smuzhiyun MPC85xx_PORDEVSR_IO_SEL_SHIFT;
233*4882a593Smuzhiyun enum slot_id slot = serdes_dev_slot[srds_cfg][device];
234*4882a593Smuzhiyun const char *name = slot_names[slot];
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (name)
237*4882a593Smuzhiyun return name;
238*4882a593Smuzhiyun else
239*4882a593Smuzhiyun return "Nothing";
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #ifdef CONFIG_PCI
pci_init_board(void)243*4882a593Smuzhiyun void pci_init_board(void)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun fsl_pcie_init_board(0);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun #endif
248*4882a593Smuzhiyun
board_early_init_r(void)249*4882a593Smuzhiyun int board_early_init_r(void)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
252*4882a593Smuzhiyun int flash_esel = find_tlb_idx((void *)flashbase, 1);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * Remap Boot flash + PROMJET region to caching-inhibited
256*4882a593Smuzhiyun * so that flash can be erased properly.
257*4882a593Smuzhiyun */
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Flush d-cache and invalidate i-cache of any FLASH data */
260*4882a593Smuzhiyun flush_dcache();
261*4882a593Smuzhiyun invalidate_icache();
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (flash_esel == -1) {
264*4882a593Smuzhiyun /* very unlikely unless something is messed up */
265*4882a593Smuzhiyun puts("Error: Could not find TLB for FLASH BASE\n");
266*4882a593Smuzhiyun flash_esel = 2; /* give our best effort to continue */
267*4882a593Smuzhiyun } else {
268*4882a593Smuzhiyun /* invalidate existing TLB entry for flash + promjet */
269*4882a593Smuzhiyun disable_tlb(flash_esel);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
273*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
274*4882a593Smuzhiyun 0, flash_esel, BOOKE_PAGESZ_256M, 1);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun * Initialize on-board and/or PCI Ethernet devices
281*4882a593Smuzhiyun *
282*4882a593Smuzhiyun * Returns:
283*4882a593Smuzhiyun * <0, error
284*4882a593Smuzhiyun * 0, no ethernet devices found
285*4882a593Smuzhiyun * >0, number of ethernet devices initialized
286*4882a593Smuzhiyun */
board_eth_init(bd_t * bis)287*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct fsl_pq_mdio_info mdio_info;
290*4882a593Smuzhiyun struct tsec_info_struct tsec_info[2];
291*4882a593Smuzhiyun unsigned int num = 0;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
294*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 1);
295*4882a593Smuzhiyun num++;
296*4882a593Smuzhiyun #endif
297*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
298*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 2);
299*4882a593Smuzhiyun num++;
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
303*4882a593Smuzhiyun mdio_info.name = DEFAULT_MII_NAME;
304*4882a593Smuzhiyun fsl_pq_mdio_init(bis, &mdio_info);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return tsec_eth_init(bis, tsec_info, num) + pci_eth_init(bis);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
310*4882a593Smuzhiyun /**
311*4882a593Smuzhiyun * ft_codec_setup - fix up the clock-frequency property of the codec node
312*4882a593Smuzhiyun *
313*4882a593Smuzhiyun * Update the clock-frequency property based on the value of the 'audclk'
314*4882a593Smuzhiyun * hwconfig option. If audclk is not specified, then don't write anything
315*4882a593Smuzhiyun * to the device tree, because it means that the codec clock is disabled.
316*4882a593Smuzhiyun */
ft_codec_setup(void * blob,const char * compatible)317*4882a593Smuzhiyun static void ft_codec_setup(void *blob, const char *compatible)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun const char *audclk;
320*4882a593Smuzhiyun size_t arglen;
321*4882a593Smuzhiyun u32 freq;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun audclk = hwconfig_arg("audclk", &arglen);
324*4882a593Smuzhiyun if (audclk) {
325*4882a593Smuzhiyun if (strncmp(audclk, "11", 2) == 0)
326*4882a593Smuzhiyun freq = 11289600;
327*4882a593Smuzhiyun else
328*4882a593Smuzhiyun freq = 12288000;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun do_fixup_by_compat_u32(blob, compatible, "clock-frequency",
331*4882a593Smuzhiyun freq, 1);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)335*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun phys_addr_t base;
338*4882a593Smuzhiyun phys_size_t size;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun base = env_get_bootm_low();
343*4882a593Smuzhiyun size = env_get_bootm_size();
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun fdt_fixup_memory(blob, (u64)base, (u64)size);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB
348*4882a593Smuzhiyun fsl_fdt_fixup_dr_usb(blob, bd);
349*4882a593Smuzhiyun #endif
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun FT_FSL_PCI_SETUP;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun #ifdef CONFIG_FSL_SGMII_RISER
354*4882a593Smuzhiyun fsl_sgmii_riser_fdt_fixup(blob);
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* Update the WM8776 node's clock frequency property */
358*4882a593Smuzhiyun ft_codec_setup(blob, "wlf,wm8776");
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun #endif
363