1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/processor.h>
9*4882a593Smuzhiyun #include <asm/mmu.h>
10*4882a593Smuzhiyun #include <asm/cache.h>
11*4882a593Smuzhiyun #include <asm/immap_85xx.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <miiphy.h>
14*4882a593Smuzhiyun #include <linux/libfdt.h>
15*4882a593Smuzhiyun #include <fdt_support.h>
16*4882a593Smuzhiyun #include <fsl_mdio.h>
17*4882a593Smuzhiyun #include <tsec.h>
18*4882a593Smuzhiyun #include <mmc.h>
19*4882a593Smuzhiyun #include <netdev.h>
20*4882a593Smuzhiyun #include <pci.h>
21*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
22*4882a593Smuzhiyun #include <fsl_ifc.h>
23*4882a593Smuzhiyun #include <asm/fsl_pci.h>
24*4882a593Smuzhiyun #include <hwconfig.h>
25*4882a593Smuzhiyun #include <i2c.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define GPIO4_PCIE_RESET_SET 0x08000000
30*4882a593Smuzhiyun #define MUX_CPLD_CAN_UART 0x00
31*4882a593Smuzhiyun #define MUX_CPLD_TDM 0x01
32*4882a593Smuzhiyun #define MUX_CPLD_SPICS0_FLASH 0x00
33*4882a593Smuzhiyun #define MUX_CPLD_SPICS0_SLIC 0x02
34*4882a593Smuzhiyun #define PMUXCR1_IFC_MASK 0x00ffff00
35*4882a593Smuzhiyun #define PMUXCR1_SDHC_MASK 0x00fff000
36*4882a593Smuzhiyun #define PMUXCR1_SDHC_ENABLE 0x00555000
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun enum {
39*4882a593Smuzhiyun MUX_TYPE_IFC,
40*4882a593Smuzhiyun MUX_TYPE_SDHC,
41*4882a593Smuzhiyun MUX_TYPE_SPIFLASH,
42*4882a593Smuzhiyun MUX_TYPE_TDM,
43*4882a593Smuzhiyun MUX_TYPE_CAN,
44*4882a593Smuzhiyun MUX_TYPE_CS0_NOR,
45*4882a593Smuzhiyun MUX_TYPE_CS0_NAND,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun enum {
49*4882a593Smuzhiyun I2C_READ_BANK,
50*4882a593Smuzhiyun I2C_READ_PCB_VER,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static uint sd_ifc_mux;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct cpld_data {
56*4882a593Smuzhiyun u8 cpld_ver; /* cpld revision */
57*4882a593Smuzhiyun #if defined(CONFIG_TARGET_P1010RDB_PA)
58*4882a593Smuzhiyun u8 pcba_ver; /* pcb revision number */
59*4882a593Smuzhiyun u8 twindie_ddr3;
60*4882a593Smuzhiyun u8 res1[6];
61*4882a593Smuzhiyun u8 bank_sel; /* NOR Flash bank */
62*4882a593Smuzhiyun u8 res2[5];
63*4882a593Smuzhiyun u8 usb2_sel;
64*4882a593Smuzhiyun u8 res3[1];
65*4882a593Smuzhiyun u8 porsw_sel;
66*4882a593Smuzhiyun u8 tdm_can_sel;
67*4882a593Smuzhiyun u8 spi_cs0_sel; /* SPI CS0 SLIC/SPI Flash */
68*4882a593Smuzhiyun u8 por0; /* POR Options */
69*4882a593Smuzhiyun u8 por1; /* POR Options */
70*4882a593Smuzhiyun u8 por2; /* POR Options */
71*4882a593Smuzhiyun u8 por3; /* POR Options */
72*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_P1010RDB_PB)
73*4882a593Smuzhiyun u8 rom_loc;
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
board_early_init_f(void)77*4882a593Smuzhiyun int board_early_init_f(void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
80*4882a593Smuzhiyun struct fsl_ifc ifc = {(void *)CONFIG_SYS_IFC_ADDR, (void *)NULL};
81*4882a593Smuzhiyun /* Clock configuration to access CPLD using IFC(GPCM) */
82*4882a593Smuzhiyun setbits_be32(&ifc.gregs->ifc_gcr, 1 << IFC_GCR_TBCTL_TRN_TIME_SHIFT);
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * Reset PCIe slots via GPIO4
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun setbits_be32(&pgpio->gpdir, GPIO4_PCIE_RESET_SET);
87*4882a593Smuzhiyun setbits_be32(&pgpio->gpdat, GPIO4_PCIE_RESET_SET);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
board_early_init_r(void)92*4882a593Smuzhiyun int board_early_init_r(void)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
95*4882a593Smuzhiyun int flash_esel = find_tlb_idx((void *)flashbase, 1);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * Remap Boot flash region to caching-inhibited
99*4882a593Smuzhiyun * so that flash can be erased properly.
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Flush d-cache and invalidate i-cache of any FLASH data */
103*4882a593Smuzhiyun flush_dcache();
104*4882a593Smuzhiyun invalidate_icache();
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (flash_esel == -1) {
107*4882a593Smuzhiyun /* very unlikely unless something is messed up */
108*4882a593Smuzhiyun puts("Error: Could not find TLB for FLASH BASE\n");
109*4882a593Smuzhiyun flash_esel = 2; /* give our best effort to continue */
110*4882a593Smuzhiyun } else {
111*4882a593Smuzhiyun /* invalidate existing TLB entry for flash */
112*4882a593Smuzhiyun disable_tlb(flash_esel);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
116*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
117*4882a593Smuzhiyun 0, flash_esel, BOOKE_PAGESZ_16M, 1);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun set_tlb(1, flashbase + 0x1000000,
120*4882a593Smuzhiyun CONFIG_SYS_FLASH_BASE_PHYS + 0x1000000,
121*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
122*4882a593Smuzhiyun 0, flash_esel+1, BOOKE_PAGESZ_16M, 1);
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #ifdef CONFIG_PCI
pci_init_board(void)127*4882a593Smuzhiyun void pci_init_board(void)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun fsl_pcie_init_board(0);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun #endif /* ifdef CONFIG_PCI */
132*4882a593Smuzhiyun
config_board_mux(int ctrl_type)133*4882a593Smuzhiyun int config_board_mux(int ctrl_type)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
136*4882a593Smuzhiyun u8 tmp;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #if defined(CONFIG_TARGET_P1010RDB_PA)
139*4882a593Smuzhiyun struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun switch (ctrl_type) {
142*4882a593Smuzhiyun case MUX_TYPE_IFC:
143*4882a593Smuzhiyun i2c_set_bus_num(I2C_PCA9557_BUS_NUM);
144*4882a593Smuzhiyun tmp = 0xf0;
145*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR1, 3, 1, &tmp, 1);
146*4882a593Smuzhiyun tmp = 0x01;
147*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR1, 1, 1, &tmp, 1);
148*4882a593Smuzhiyun sd_ifc_mux = MUX_TYPE_IFC;
149*4882a593Smuzhiyun clrbits_be32(&gur->pmuxcr, PMUXCR1_IFC_MASK);
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun case MUX_TYPE_SDHC:
152*4882a593Smuzhiyun i2c_set_bus_num(I2C_PCA9557_BUS_NUM);
153*4882a593Smuzhiyun tmp = 0xf0;
154*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR1, 3, 1, &tmp, 1);
155*4882a593Smuzhiyun tmp = 0x05;
156*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR1, 1, 1, &tmp, 1);
157*4882a593Smuzhiyun sd_ifc_mux = MUX_TYPE_SDHC;
158*4882a593Smuzhiyun clrsetbits_be32(&gur->pmuxcr, PMUXCR1_SDHC_MASK,
159*4882a593Smuzhiyun PMUXCR1_SDHC_ENABLE);
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun case MUX_TYPE_SPIFLASH:
162*4882a593Smuzhiyun out_8(&cpld_data->spi_cs0_sel, MUX_CPLD_SPICS0_FLASH);
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun case MUX_TYPE_TDM:
165*4882a593Smuzhiyun out_8(&cpld_data->tdm_can_sel, MUX_CPLD_TDM);
166*4882a593Smuzhiyun out_8(&cpld_data->spi_cs0_sel, MUX_CPLD_SPICS0_SLIC);
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun case MUX_TYPE_CAN:
169*4882a593Smuzhiyun out_8(&cpld_data->tdm_can_sel, MUX_CPLD_CAN_UART);
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun default:
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_P1010RDB_PB)
175*4882a593Smuzhiyun uint orig_bus = i2c_get_bus_num();
176*4882a593Smuzhiyun i2c_set_bus_num(I2C_PCA9557_BUS_NUM);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun switch (ctrl_type) {
179*4882a593Smuzhiyun case MUX_TYPE_IFC:
180*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
181*4882a593Smuzhiyun clrbits_8(&tmp, 0x04);
182*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
183*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
184*4882a593Smuzhiyun clrbits_8(&tmp, 0x04);
185*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
186*4882a593Smuzhiyun sd_ifc_mux = MUX_TYPE_IFC;
187*4882a593Smuzhiyun clrbits_be32(&gur->pmuxcr, PMUXCR1_IFC_MASK);
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun case MUX_TYPE_SDHC:
190*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
191*4882a593Smuzhiyun setbits_8(&tmp, 0x04);
192*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
193*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
194*4882a593Smuzhiyun clrbits_8(&tmp, 0x04);
195*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
196*4882a593Smuzhiyun sd_ifc_mux = MUX_TYPE_SDHC;
197*4882a593Smuzhiyun clrsetbits_be32(&gur->pmuxcr, PMUXCR1_SDHC_MASK,
198*4882a593Smuzhiyun PMUXCR1_SDHC_ENABLE);
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun case MUX_TYPE_SPIFLASH:
201*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
202*4882a593Smuzhiyun clrbits_8(&tmp, 0x80);
203*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
204*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
205*4882a593Smuzhiyun clrbits_8(&tmp, 0x80);
206*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case MUX_TYPE_TDM:
209*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
210*4882a593Smuzhiyun setbits_8(&tmp, 0x82);
211*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
212*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
213*4882a593Smuzhiyun clrbits_8(&tmp, 0x82);
214*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case MUX_TYPE_CAN:
217*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
218*4882a593Smuzhiyun clrbits_8(&tmp, 0x02);
219*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
220*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
221*4882a593Smuzhiyun clrbits_8(&tmp, 0x02);
222*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case MUX_TYPE_CS0_NOR:
225*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
226*4882a593Smuzhiyun clrbits_8(&tmp, 0x08);
227*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
228*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
229*4882a593Smuzhiyun clrbits_8(&tmp, 0x08);
230*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun case MUX_TYPE_CS0_NAND:
233*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
234*4882a593Smuzhiyun setbits_8(&tmp, 0x08);
235*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
236*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
237*4882a593Smuzhiyun clrbits_8(&tmp, 0x08);
238*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun default:
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun i2c_set_bus_num(orig_bus);
244*4882a593Smuzhiyun #endif
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #ifdef CONFIG_TARGET_P1010RDB_PB
i2c_pca9557_read(int type)249*4882a593Smuzhiyun int i2c_pca9557_read(int type)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun u8 val;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun i2c_set_bus_num(I2C_PCA9557_BUS_NUM);
254*4882a593Smuzhiyun i2c_read(I2C_PCA9557_ADDR2, 0, 1, &val, 1);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun switch (type) {
257*4882a593Smuzhiyun case I2C_READ_BANK:
258*4882a593Smuzhiyun val = (val & 0x10) >> 4;
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun case I2C_READ_PCB_VER:
261*4882a593Smuzhiyun val = ((val & 0x60) >> 5) + 1;
262*4882a593Smuzhiyun break;
263*4882a593Smuzhiyun default:
264*4882a593Smuzhiyun break;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return val;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun
checkboard(void)271*4882a593Smuzhiyun int checkboard(void)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct cpu_type *cpu;
274*4882a593Smuzhiyun struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
275*4882a593Smuzhiyun u8 val;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun cpu = gd->arch.cpu;
278*4882a593Smuzhiyun #if defined(CONFIG_TARGET_P1010RDB_PA)
279*4882a593Smuzhiyun printf("Board: %sRDB-PA, ", cpu->name);
280*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_P1010RDB_PB)
281*4882a593Smuzhiyun printf("Board: %sRDB-PB, ", cpu->name);
282*4882a593Smuzhiyun i2c_set_bus_num(I2C_PCA9557_BUS_NUM);
283*4882a593Smuzhiyun i2c_init(CONFIG_SYS_FSL_I2C_SPEED, CONFIG_SYS_FSL_I2C_SLAVE);
284*4882a593Smuzhiyun val = 0x0; /* no polarity inversion */
285*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 2, 1, &val, 1);
286*4882a593Smuzhiyun #endif
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #ifdef CONFIG_SDCARD
289*4882a593Smuzhiyun /* switch to IFC to read info from CPLD */
290*4882a593Smuzhiyun config_board_mux(MUX_TYPE_IFC);
291*4882a593Smuzhiyun #endif
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #if defined(CONFIG_TARGET_P1010RDB_PA)
294*4882a593Smuzhiyun val = (in_8(&cpld_data->pcba_ver) & 0xf);
295*4882a593Smuzhiyun printf("PCB: v%x.0\n", val);
296*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_P1010RDB_PB)
297*4882a593Smuzhiyun val = in_8(&cpld_data->cpld_ver);
298*4882a593Smuzhiyun printf("CPLD: v%x.%x, ", val >> 4, val & 0xf);
299*4882a593Smuzhiyun printf("PCB: v%x.0, ", i2c_pca9557_read(I2C_READ_PCB_VER));
300*4882a593Smuzhiyun val = in_8(&cpld_data->rom_loc) & 0xf;
301*4882a593Smuzhiyun puts("Boot from: ");
302*4882a593Smuzhiyun switch (val) {
303*4882a593Smuzhiyun case 0xf:
304*4882a593Smuzhiyun config_board_mux(MUX_TYPE_CS0_NOR);
305*4882a593Smuzhiyun printf("NOR vBank%d\n", i2c_pca9557_read(I2C_READ_BANK));
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun case 0xe:
308*4882a593Smuzhiyun puts("SDHC\n");
309*4882a593Smuzhiyun val = 0x60; /* set pca9557 pin input/output */
310*4882a593Smuzhiyun i2c_write(I2C_PCA9557_ADDR2, 3, 1, &val, 1);
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun case 0x5:
313*4882a593Smuzhiyun config_board_mux(MUX_TYPE_IFC);
314*4882a593Smuzhiyun config_board_mux(MUX_TYPE_CS0_NAND);
315*4882a593Smuzhiyun puts("NAND\n");
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun case 0x6:
318*4882a593Smuzhiyun config_board_mux(MUX_TYPE_IFC);
319*4882a593Smuzhiyun puts("SPI\n");
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun default:
322*4882a593Smuzhiyun puts("unknown\n");
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun #endif
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
board_eth_init(bd_t * bis)329*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET
332*4882a593Smuzhiyun struct fsl_pq_mdio_info mdio_info;
333*4882a593Smuzhiyun struct tsec_info_struct tsec_info[4];
334*4882a593Smuzhiyun struct cpu_type *cpu;
335*4882a593Smuzhiyun int num = 0;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun cpu = gd->arch.cpu;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
340*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 1);
341*4882a593Smuzhiyun num++;
342*4882a593Smuzhiyun #endif
343*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
344*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 2);
345*4882a593Smuzhiyun num++;
346*4882a593Smuzhiyun #endif
347*4882a593Smuzhiyun #ifdef CONFIG_TSEC3
348*4882a593Smuzhiyun /* P1014 and it's derivatives do not support eTSEC3 */
349*4882a593Smuzhiyun if (cpu->soc_ver != SVR_P1014) {
350*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 3);
351*4882a593Smuzhiyun num++;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun #endif
354*4882a593Smuzhiyun if (!num) {
355*4882a593Smuzhiyun printf("No TSECs initialized\n");
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
360*4882a593Smuzhiyun mdio_info.name = DEFAULT_MII_NAME;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun fsl_pq_mdio_init(bis, &mdio_info);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun tsec_eth_init(bis, tsec_info, num);
365*4882a593Smuzhiyun #endif
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return pci_eth_init(bis);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
fdt_del_flexcan(void * blob)371*4882a593Smuzhiyun void fdt_del_flexcan(void *blob)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun int nodeoff = 0;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
376*4882a593Smuzhiyun "fsl,p1010-flexcan")) >= 0) {
377*4882a593Smuzhiyun fdt_del_node(blob, nodeoff);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
fdt_del_spi_flash(void * blob)381*4882a593Smuzhiyun void fdt_del_spi_flash(void *blob)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun int nodeoff = 0;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
386*4882a593Smuzhiyun "spansion,s25sl12801")) >= 0) {
387*4882a593Smuzhiyun fdt_del_node(blob, nodeoff);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
fdt_del_spi_slic(void * blob)391*4882a593Smuzhiyun void fdt_del_spi_slic(void *blob)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun int nodeoff = 0;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
396*4882a593Smuzhiyun "zarlink,le88266")) >= 0) {
397*4882a593Smuzhiyun fdt_del_node(blob, nodeoff);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
fdt_del_tdm(void * blob)401*4882a593Smuzhiyun void fdt_del_tdm(void *blob)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun int nodeoff = 0;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
406*4882a593Smuzhiyun "fsl,starlite-tdm")) >= 0) {
407*4882a593Smuzhiyun fdt_del_node(blob, nodeoff);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
fdt_del_sdhc(void * blob)411*4882a593Smuzhiyun void fdt_del_sdhc(void *blob)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun int nodeoff = 0;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
416*4882a593Smuzhiyun "fsl,esdhc")) >= 0) {
417*4882a593Smuzhiyun fdt_del_node(blob, nodeoff);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
fdt_del_ifc(void * blob)421*4882a593Smuzhiyun void fdt_del_ifc(void *blob)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun int nodeoff = 0;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
426*4882a593Smuzhiyun "fsl,ifc")) >= 0) {
427*4882a593Smuzhiyun fdt_del_node(blob, nodeoff);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
fdt_disable_uart1(void * blob)431*4882a593Smuzhiyun void fdt_disable_uart1(void *blob)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun int nodeoff;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun nodeoff = fdt_node_offset_by_compat_reg(blob, "fsl,ns16550",
436*4882a593Smuzhiyun CONFIG_SYS_NS16550_COM2);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (nodeoff > 0) {
439*4882a593Smuzhiyun fdt_status_disabled(blob, nodeoff);
440*4882a593Smuzhiyun } else {
441*4882a593Smuzhiyun printf("WARNING unable to set status for fsl,ns16550 "
442*4882a593Smuzhiyun "uart1: %s\n", fdt_strerror(nodeoff));
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)446*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun phys_addr_t base;
449*4882a593Smuzhiyun phys_size_t size;
450*4882a593Smuzhiyun struct cpu_type *cpu;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun cpu = gd->arch.cpu;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun base = env_get_bootm_low();
457*4882a593Smuzhiyun size = env_get_bootm_size();
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun #if defined(CONFIG_PCI)
460*4882a593Smuzhiyun FT_FSL_PCI_SETUP;
461*4882a593Smuzhiyun #endif
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun fdt_fixup_memory(blob, (u64)base, (u64)size);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun #if defined(CONFIG_HAS_FSL_DR_USB)
466*4882a593Smuzhiyun fsl_fdt_fixup_dr_usb(blob, bd);
467*4882a593Smuzhiyun #endif
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* P1014 and it's derivatives don't support CAN and eTSEC3 */
470*4882a593Smuzhiyun if (cpu->soc_ver == SVR_P1014) {
471*4882a593Smuzhiyun fdt_del_flexcan(blob);
472*4882a593Smuzhiyun fdt_del_node_and_alias(blob, "ethernet2");
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* Delete IFC node as IFC pins are multiplexing with SDHC */
476*4882a593Smuzhiyun if (sd_ifc_mux != MUX_TYPE_IFC)
477*4882a593Smuzhiyun fdt_del_ifc(blob);
478*4882a593Smuzhiyun else
479*4882a593Smuzhiyun fdt_del_sdhc(blob);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "can")) {
482*4882a593Smuzhiyun fdt_del_tdm(blob);
483*4882a593Smuzhiyun fdt_del_spi_slic(blob);
484*4882a593Smuzhiyun } else if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "tdm")) {
485*4882a593Smuzhiyun fdt_del_flexcan(blob);
486*4882a593Smuzhiyun fdt_del_spi_flash(blob);
487*4882a593Smuzhiyun fdt_disable_uart1(blob);
488*4882a593Smuzhiyun } else {
489*4882a593Smuzhiyun /*
490*4882a593Smuzhiyun * If we don't set fsl_p1010mux:tdm_can to "can" or "tdm"
491*4882a593Smuzhiyun * explicitly, defaultly spi_cs_sel to spi-flash instead of
492*4882a593Smuzhiyun * to tdm/slic.
493*4882a593Smuzhiyun */
494*4882a593Smuzhiyun fdt_del_tdm(blob);
495*4882a593Smuzhiyun fdt_del_flexcan(blob);
496*4882a593Smuzhiyun fdt_disable_uart1(blob);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun #endif
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun #ifdef CONFIG_SDCARD
board_mmc_init(bd_t * bis)504*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SDHC);
507*4882a593Smuzhiyun return -1;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun #else
board_reset(void)510*4882a593Smuzhiyun void board_reset(void)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun /* mux to IFC to enable CPLD for reset */
513*4882a593Smuzhiyun if (sd_ifc_mux != MUX_TYPE_IFC)
514*4882a593Smuzhiyun config_board_mux(MUX_TYPE_IFC);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun #endif
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun
misc_init_r(void)519*4882a593Smuzhiyun int misc_init_r(void)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "can")) {
524*4882a593Smuzhiyun clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_CAN1_TDM |
525*4882a593Smuzhiyun MPC85xx_PMUXCR_CAN1_UART |
526*4882a593Smuzhiyun MPC85xx_PMUXCR_CAN2_TDM |
527*4882a593Smuzhiyun MPC85xx_PMUXCR_CAN2_UART);
528*4882a593Smuzhiyun config_board_mux(MUX_TYPE_CAN);
529*4882a593Smuzhiyun } else if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "tdm")) {
530*4882a593Smuzhiyun clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_CAN2_UART |
531*4882a593Smuzhiyun MPC85xx_PMUXCR_CAN1_UART);
532*4882a593Smuzhiyun setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_CAN2_TDM |
533*4882a593Smuzhiyun MPC85xx_PMUXCR_CAN1_TDM);
534*4882a593Smuzhiyun clrbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_UART_GPIO);
535*4882a593Smuzhiyun setbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_UART_TDM);
536*4882a593Smuzhiyun config_board_mux(MUX_TYPE_TDM);
537*4882a593Smuzhiyun } else {
538*4882a593Smuzhiyun /* defaultly spi_cs_sel to flash */
539*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SPIFLASH);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (hwconfig("esdhc"))
543*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SDHC);
544*4882a593Smuzhiyun else if (hwconfig("ifc"))
545*4882a593Smuzhiyun config_board_mux(MUX_TYPE_IFC);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun #ifdef CONFIG_TARGET_P1010RDB_PB
548*4882a593Smuzhiyun setbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_GPIO01_DRVVBUS);
549*4882a593Smuzhiyun #endif
550*4882a593Smuzhiyun return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
pin_mux_cmd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])553*4882a593Smuzhiyun static int pin_mux_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
554*4882a593Smuzhiyun char * const argv[])
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun if (argc < 2)
557*4882a593Smuzhiyun return CMD_RET_USAGE;
558*4882a593Smuzhiyun if (strcmp(argv[1], "ifc") == 0)
559*4882a593Smuzhiyun config_board_mux(MUX_TYPE_IFC);
560*4882a593Smuzhiyun else if (strcmp(argv[1], "sdhc") == 0)
561*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SDHC);
562*4882a593Smuzhiyun else
563*4882a593Smuzhiyun return CMD_RET_USAGE;
564*4882a593Smuzhiyun return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun U_BOOT_CMD(
568*4882a593Smuzhiyun mux, 2, 0, pin_mux_cmd,
569*4882a593Smuzhiyun "configure multiplexing pin for IFC/SDHC bus in runtime",
570*4882a593Smuzhiyun "bus_type (e.g. mux sdhc)"
571*4882a593Smuzhiyun );
572