1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/mmu.h>
9*4882a593Smuzhiyun #include <asm/immap_85xx.h>
10*4882a593Smuzhiyun #include <asm/processor.h>
11*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
12*4882a593Smuzhiyun #include <fsl_ddr_dimm_params.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/fsl_law.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #ifndef CONFIG_SYS_DDR_RAW_TIMING
19*4882a593Smuzhiyun #define CONFIG_SYS_DRAM_SIZE 1024
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
22*4882a593Smuzhiyun .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
23*4882a593Smuzhiyun .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
24*4882a593Smuzhiyun .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
25*4882a593Smuzhiyun .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
26*4882a593Smuzhiyun .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
27*4882a593Smuzhiyun .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
28*4882a593Smuzhiyun .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
29*4882a593Smuzhiyun .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
30*4882a593Smuzhiyun .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
31*4882a593Smuzhiyun .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
32*4882a593Smuzhiyun .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
33*4882a593Smuzhiyun .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
34*4882a593Smuzhiyun .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
35*4882a593Smuzhiyun .ddr_data_init = CONFIG_MEM_INIT_VALUE,
36*4882a593Smuzhiyun .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
37*4882a593Smuzhiyun .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
38*4882a593Smuzhiyun .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
39*4882a593Smuzhiyun .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
40*4882a593Smuzhiyun .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
41*4882a593Smuzhiyun .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
42*4882a593Smuzhiyun .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_800,
43*4882a593Smuzhiyun .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
44*4882a593Smuzhiyun .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
45*4882a593Smuzhiyun .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun fsl_ddr_cfg_regs_t ddr_cfg_regs_667 = {
49*4882a593Smuzhiyun .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
50*4882a593Smuzhiyun .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
51*4882a593Smuzhiyun .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
52*4882a593Smuzhiyun .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_667,
53*4882a593Smuzhiyun .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_667,
54*4882a593Smuzhiyun .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_667,
55*4882a593Smuzhiyun .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_667,
56*4882a593Smuzhiyun .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
57*4882a593Smuzhiyun .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
58*4882a593Smuzhiyun .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_667,
59*4882a593Smuzhiyun .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_667,
60*4882a593Smuzhiyun .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
61*4882a593Smuzhiyun .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_667,
62*4882a593Smuzhiyun .ddr_data_init = CONFIG_MEM_INIT_VALUE,
63*4882a593Smuzhiyun .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_667,
64*4882a593Smuzhiyun .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
65*4882a593Smuzhiyun .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
66*4882a593Smuzhiyun .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
67*4882a593Smuzhiyun .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
68*4882a593Smuzhiyun .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
69*4882a593Smuzhiyun .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_667,
70*4882a593Smuzhiyun .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
71*4882a593Smuzhiyun .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
72*4882a593Smuzhiyun .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun fixed_ddr_parm_t fixed_ddr_parm_0[] = {
76*4882a593Smuzhiyun {750, 850, &ddr_cfg_regs_800},
77*4882a593Smuzhiyun {607, 749, &ddr_cfg_regs_667},
78*4882a593Smuzhiyun {0, 0, NULL}
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
get_sdram_size(void)81*4882a593Smuzhiyun unsigned long get_sdram_size(void)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct cpu_type *cpu;
84*4882a593Smuzhiyun phys_size_t ddr_size;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun cpu = gd->arch.cpu;
87*4882a593Smuzhiyun /* P1014 and it's derivatives support max 16it DDR width */
88*4882a593Smuzhiyun if (cpu->soc_ver == SVR_P1014)
89*4882a593Smuzhiyun ddr_size = (CONFIG_SYS_DRAM_SIZE / 2);
90*4882a593Smuzhiyun else
91*4882a593Smuzhiyun ddr_size = CONFIG_SYS_DRAM_SIZE;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return ddr_size;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun * Fixed sdram init -- doesn't use serial presence detect.
98*4882a593Smuzhiyun */
fixed_sdram(void)99*4882a593Smuzhiyun phys_size_t fixed_sdram(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun int i;
102*4882a593Smuzhiyun char buf[32];
103*4882a593Smuzhiyun fsl_ddr_cfg_regs_t ddr_cfg_regs;
104*4882a593Smuzhiyun phys_size_t ddr_size;
105*4882a593Smuzhiyun ulong ddr_freq, ddr_freq_mhz;
106*4882a593Smuzhiyun struct cpu_type *cpu;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #if defined(CONFIG_SYS_RAMBOOT)
109*4882a593Smuzhiyun return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
110*4882a593Smuzhiyun #endif
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun ddr_freq = get_ddr_freq(0);
113*4882a593Smuzhiyun ddr_freq_mhz = ddr_freq / 1000000;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun printf("Configuring DDR for %s MT/s data rate\n",
116*4882a593Smuzhiyun strmhz(buf, ddr_freq));
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
119*4882a593Smuzhiyun if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
120*4882a593Smuzhiyun (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
121*4882a593Smuzhiyun memcpy(&ddr_cfg_regs, fixed_ddr_parm_0[i].ddr_settings,
122*4882a593Smuzhiyun sizeof(ddr_cfg_regs));
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun if (fixed_ddr_parm_0[i].max_freq == 0)
128*4882a593Smuzhiyun panic("Unsupported DDR data rate %s MT/s data rate\n",
129*4882a593Smuzhiyun strmhz(buf, ddr_freq));
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun cpu = gd->arch.cpu;
132*4882a593Smuzhiyun /* P1014 and it's derivatives support max 16bit DDR width */
133*4882a593Smuzhiyun if (cpu->soc_ver == SVR_P1014) {
134*4882a593Smuzhiyun ddr_cfg_regs.ddr_sdram_cfg &= ~SDRAM_CFG_DBW_MASK;
135*4882a593Smuzhiyun ddr_cfg_regs.ddr_sdram_cfg |= SDRAM_CFG_16_BE;
136*4882a593Smuzhiyun /* divide SA and EA by two and then mask the rest so we don't
137*4882a593Smuzhiyun * write to reserved fields */
138*4882a593Smuzhiyun ddr_cfg_regs.cs[0].bnds = (CONFIG_SYS_DDR_CS0_BNDS >> 1) & 0x0fff0fff;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
142*4882a593Smuzhiyun fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE, ddr_size,
145*4882a593Smuzhiyun LAW_TRGT_IF_DDR_1) < 0) {
146*4882a593Smuzhiyun printf("ERROR setting Local Access Windows for DDR\n");
147*4882a593Smuzhiyun return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return ddr_size;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #else /* CONFIG_SYS_DDR_RAW_TIMING */
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * Samsung K4B2G0846C-HCF8
156*4882a593Smuzhiyun * The following timing are for "downshift"
157*4882a593Smuzhiyun * i.e. to use CL9 part as CL7
158*4882a593Smuzhiyun * otherwise, tAA, tRCD, tRP will be 13500ps
159*4882a593Smuzhiyun * and tRC will be 49500ps
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
162*4882a593Smuzhiyun .n_ranks = 1,
163*4882a593Smuzhiyun .rank_density = 1073741824u,
164*4882a593Smuzhiyun .capacity = 1073741824u,
165*4882a593Smuzhiyun .primary_sdram_width = 32,
166*4882a593Smuzhiyun .ec_sdram_width = 0,
167*4882a593Smuzhiyun .registered_dimm = 0,
168*4882a593Smuzhiyun .mirrored_dimm = 0,
169*4882a593Smuzhiyun .n_row_addr = 15,
170*4882a593Smuzhiyun .n_col_addr = 10,
171*4882a593Smuzhiyun .n_banks_per_sdram_device = 8,
172*4882a593Smuzhiyun .edc_config = 0,
173*4882a593Smuzhiyun .burst_lengths_bitmask = 0x0c,
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun .tckmin_x_ps = 1875,
176*4882a593Smuzhiyun .caslat_x = 0x1e << 4, /* 5,6,7,8 */
177*4882a593Smuzhiyun .taa_ps = 13125,
178*4882a593Smuzhiyun .twr_ps = 15000,
179*4882a593Smuzhiyun .trcd_ps = 13125,
180*4882a593Smuzhiyun .trrd_ps = 7500,
181*4882a593Smuzhiyun .trp_ps = 13125,
182*4882a593Smuzhiyun .tras_ps = 37500,
183*4882a593Smuzhiyun .trc_ps = 50625,
184*4882a593Smuzhiyun .trfc_ps = 160000,
185*4882a593Smuzhiyun .twtr_ps = 7500,
186*4882a593Smuzhiyun .trtp_ps = 7500,
187*4882a593Smuzhiyun .refresh_rate_ps = 7800000,
188*4882a593Smuzhiyun .tfaw_ps = 37500,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)191*4882a593Smuzhiyun int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
192*4882a593Smuzhiyun unsigned int controller_number,
193*4882a593Smuzhiyun unsigned int dimm_number)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun const char dimm_model[] = "Fixed DDR on board";
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if ((controller_number == 0) && (dimm_number == 0)) {
198*4882a593Smuzhiyun memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
199*4882a593Smuzhiyun memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
200*4882a593Smuzhiyun memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)206*4882a593Smuzhiyun void fsl_ddr_board_options(memctl_options_t *popts,
207*4882a593Smuzhiyun dimm_params_t *pdimm,
208*4882a593Smuzhiyun unsigned int ctrl_num)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct cpu_type *cpu;
211*4882a593Smuzhiyun int i;
212*4882a593Smuzhiyun popts->clk_adjust = 6;
213*4882a593Smuzhiyun popts->cpo_override = 0x1f;
214*4882a593Smuzhiyun popts->write_data_delay = 2;
215*4882a593Smuzhiyun popts->half_strength_driver_enable = 1;
216*4882a593Smuzhiyun /* Write leveling override */
217*4882a593Smuzhiyun popts->wrlvl_en = 1;
218*4882a593Smuzhiyun popts->wrlvl_override = 1;
219*4882a593Smuzhiyun popts->wrlvl_sample = 0xf;
220*4882a593Smuzhiyun popts->wrlvl_start = 0x8;
221*4882a593Smuzhiyun popts->trwt_override = 1;
222*4882a593Smuzhiyun popts->trwt = 0;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun cpu = gd->arch.cpu;
225*4882a593Smuzhiyun /* P1014 and it's derivatives support max 16it DDR width */
226*4882a593Smuzhiyun if (cpu->soc_ver == SVR_P1014)
227*4882a593Smuzhiyun popts->data_bus_width = DDR_DATA_BUS_WIDTH_16;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
230*4882a593Smuzhiyun popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
231*4882a593Smuzhiyun popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #endif /* CONFIG_SYS_DDR_RAW_TIMING */
236