xref: /OK3568_Linux_fs/u-boot/board/freescale/mx7dsabresd/mx7dsabresd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <asm/arch/clock.h>
8*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
9*4882a593Smuzhiyun #include <asm/arch/mx7-pins.h>
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/gpio.h>
12*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <linux/sizes.h>
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <fsl_esdhc.h>
17*4882a593Smuzhiyun #include <mmc.h>
18*4882a593Smuzhiyun #include <miiphy.h>
19*4882a593Smuzhiyun #include <netdev.h>
20*4882a593Smuzhiyun #include <power/pmic.h>
21*4882a593Smuzhiyun #include <power/pfuze3000_pmic.h>
22*4882a593Smuzhiyun #include "../common/pfuze.h"
23*4882a593Smuzhiyun #include <i2c.h>
24*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
25*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_DSE_3P3V_49OHM | \
30*4882a593Smuzhiyun 	PAD_CTL_PUS_PU100KOHM | PAD_CTL_HYS)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
33*4882a593Smuzhiyun #define ENET_PAD_CTRL_MII  (PAD_CTL_DSE_3P3V_32OHM)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define ENET_RX_PAD_CTRL  (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define LCD_PAD_CTRL    (PAD_CTL_HYS | PAD_CTL_PUS_PU100KOHM | \
38*4882a593Smuzhiyun 	PAD_CTL_DSE_3P3V_49OHM)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define QSPI_PAD_CTRL	\
41*4882a593Smuzhiyun 	(PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_PUE | PAD_CTL_PUS_PU47KOHM)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define NAND_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_SRE_SLOW | PAD_CTL_HYS)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define SPI_PAD_CTRL \
46*4882a593Smuzhiyun   (PAD_CTL_HYS | PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_SRE_FAST)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define NAND_PAD_READY0_CTRL (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_PUS_PU5KOHM)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
51*4882a593Smuzhiyun static iomux_v3_cfg_t const ecspi3_pads[] = {
52*4882a593Smuzhiyun     MX7D_PAD_SAI2_RX_DATA__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
53*4882a593Smuzhiyun     MX7D_PAD_SAI2_TX_SYNC__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
54*4882a593Smuzhiyun     MX7D_PAD_SAI2_TX_BCLK__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
55*4882a593Smuzhiyun     MX7D_PAD_SAI2_TX_DATA__GPIO6_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
board_spi_cs_gpio(unsigned bus,unsigned cs)58*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun          return (bus == 2 && cs == 0) ? (IMX_GPIO_NR(6, 22)) : -1;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
setup_spi(void)63*4882a593Smuzhiyun static void setup_spi(void)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun          imx_iomux_v3_setup_multiple_pads(ecspi3_pads, ARRAY_SIZE(ecspi3_pads));
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun 
dram_init(void)69*4882a593Smuzhiyun int dram_init(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	gd->ram_size = PHYS_SDRAM_SIZE;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static iomux_v3_cfg_t const wdog_pads[] = {
77*4882a593Smuzhiyun 	MX7D_PAD_GPIO1_IO00__WDOG1_WDOG_B | MUX_PAD_CTRL(NO_PAD_CTRL),
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
81*4882a593Smuzhiyun 	MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
82*4882a593Smuzhiyun 	MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
86*4882a593Smuzhiyun static iomux_v3_cfg_t const gpmi_pads[] = {
87*4882a593Smuzhiyun 	MX7D_PAD_SD3_DATA0__NAND_DATA00 | MUX_PAD_CTRL(NAND_PAD_CTRL),
88*4882a593Smuzhiyun 	MX7D_PAD_SD3_DATA1__NAND_DATA01 | MUX_PAD_CTRL(NAND_PAD_CTRL),
89*4882a593Smuzhiyun 	MX7D_PAD_SD3_DATA2__NAND_DATA02 | MUX_PAD_CTRL(NAND_PAD_CTRL),
90*4882a593Smuzhiyun 	MX7D_PAD_SD3_DATA3__NAND_DATA03 | MUX_PAD_CTRL(NAND_PAD_CTRL),
91*4882a593Smuzhiyun 	MX7D_PAD_SD3_DATA4__NAND_DATA04 | MUX_PAD_CTRL(NAND_PAD_CTRL),
92*4882a593Smuzhiyun 	MX7D_PAD_SD3_DATA5__NAND_DATA05 | MUX_PAD_CTRL(NAND_PAD_CTRL),
93*4882a593Smuzhiyun 	MX7D_PAD_SD3_DATA6__NAND_DATA06 | MUX_PAD_CTRL(NAND_PAD_CTRL),
94*4882a593Smuzhiyun 	MX7D_PAD_SD3_DATA7__NAND_DATA07 | MUX_PAD_CTRL(NAND_PAD_CTRL),
95*4882a593Smuzhiyun 	MX7D_PAD_SD3_CLK__NAND_CLE	| MUX_PAD_CTRL(NAND_PAD_CTRL),
96*4882a593Smuzhiyun 	MX7D_PAD_SD3_CMD__NAND_ALE	| MUX_PAD_CTRL(NAND_PAD_CTRL),
97*4882a593Smuzhiyun 	MX7D_PAD_SD3_STROBE__NAND_RE_B	| MUX_PAD_CTRL(NAND_PAD_CTRL),
98*4882a593Smuzhiyun 	MX7D_PAD_SD3_RESET_B__NAND_WE_B	| MUX_PAD_CTRL(NAND_PAD_CTRL),
99*4882a593Smuzhiyun 	MX7D_PAD_SAI1_MCLK__NAND_WP_B	| MUX_PAD_CTRL(NAND_PAD_CTRL),
100*4882a593Smuzhiyun 	MX7D_PAD_SAI1_RX_BCLK__NAND_CE3_B	| MUX_PAD_CTRL(NAND_PAD_CTRL),
101*4882a593Smuzhiyun 	MX7D_PAD_SAI1_RX_SYNC__NAND_CE2_B	| MUX_PAD_CTRL(NAND_PAD_CTRL),
102*4882a593Smuzhiyun 	MX7D_PAD_SAI1_RX_DATA__NAND_CE1_B	| MUX_PAD_CTRL(NAND_PAD_CTRL),
103*4882a593Smuzhiyun 	MX7D_PAD_SAI1_TX_BCLK__NAND_CE0_B	| MUX_PAD_CTRL(NAND_PAD_CTRL),
104*4882a593Smuzhiyun 	MX7D_PAD_SAI1_TX_SYNC__NAND_DQS	| MUX_PAD_CTRL(NAND_PAD_CTRL),
105*4882a593Smuzhiyun 	MX7D_PAD_SAI1_TX_DATA__NAND_READY_B	| MUX_PAD_CTRL(NAND_PAD_READY0_CTRL),
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
setup_gpmi_nand(void)108*4882a593Smuzhiyun static void setup_gpmi_nand(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(gpmi_pads, ARRAY_SIZE(gpmi_pads));
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* NAND_USDHC_BUS_CLK is set in rom */
113*4882a593Smuzhiyun 	set_clk_nand();
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_MXS
118*4882a593Smuzhiyun static iomux_v3_cfg_t const lcd_pads[] = {
119*4882a593Smuzhiyun 	MX7D_PAD_LCD_CLK__LCD_CLK | MUX_PAD_CTRL(LCD_PAD_CTRL),
120*4882a593Smuzhiyun 	MX7D_PAD_LCD_ENABLE__LCD_ENABLE | MUX_PAD_CTRL(LCD_PAD_CTRL),
121*4882a593Smuzhiyun 	MX7D_PAD_LCD_HSYNC__LCD_HSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
122*4882a593Smuzhiyun 	MX7D_PAD_LCD_VSYNC__LCD_VSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
123*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA00__LCD_DATA0 | MUX_PAD_CTRL(LCD_PAD_CTRL),
124*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA01__LCD_DATA1 | MUX_PAD_CTRL(LCD_PAD_CTRL),
125*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA02__LCD_DATA2 | MUX_PAD_CTRL(LCD_PAD_CTRL),
126*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA03__LCD_DATA3 | MUX_PAD_CTRL(LCD_PAD_CTRL),
127*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA04__LCD_DATA4 | MUX_PAD_CTRL(LCD_PAD_CTRL),
128*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA05__LCD_DATA5 | MUX_PAD_CTRL(LCD_PAD_CTRL),
129*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA06__LCD_DATA6 | MUX_PAD_CTRL(LCD_PAD_CTRL),
130*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA07__LCD_DATA7 | MUX_PAD_CTRL(LCD_PAD_CTRL),
131*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA08__LCD_DATA8 | MUX_PAD_CTRL(LCD_PAD_CTRL),
132*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA09__LCD_DATA9 | MUX_PAD_CTRL(LCD_PAD_CTRL),
133*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA10__LCD_DATA10 | MUX_PAD_CTRL(LCD_PAD_CTRL),
134*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA11__LCD_DATA11 | MUX_PAD_CTRL(LCD_PAD_CTRL),
135*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA12__LCD_DATA12 | MUX_PAD_CTRL(LCD_PAD_CTRL),
136*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA13__LCD_DATA13 | MUX_PAD_CTRL(LCD_PAD_CTRL),
137*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA14__LCD_DATA14 | MUX_PAD_CTRL(LCD_PAD_CTRL),
138*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA15__LCD_DATA15 | MUX_PAD_CTRL(LCD_PAD_CTRL),
139*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA16__LCD_DATA16 | MUX_PAD_CTRL(LCD_PAD_CTRL),
140*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA17__LCD_DATA17 | MUX_PAD_CTRL(LCD_PAD_CTRL),
141*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA18__LCD_DATA18 | MUX_PAD_CTRL(LCD_PAD_CTRL),
142*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA19__LCD_DATA19 | MUX_PAD_CTRL(LCD_PAD_CTRL),
143*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA20__LCD_DATA20 | MUX_PAD_CTRL(LCD_PAD_CTRL),
144*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA21__LCD_DATA21 | MUX_PAD_CTRL(LCD_PAD_CTRL),
145*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA22__LCD_DATA22 | MUX_PAD_CTRL(LCD_PAD_CTRL),
146*4882a593Smuzhiyun 	MX7D_PAD_LCD_DATA23__LCD_DATA23 | MUX_PAD_CTRL(LCD_PAD_CTRL),
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	MX7D_PAD_LCD_RESET__GPIO3_IO4	| MUX_PAD_CTRL(LCD_PAD_CTRL),
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static iomux_v3_cfg_t const pwm_pads[] = {
152*4882a593Smuzhiyun 	/* Use GPIO for Brightness adjustment, duty cycle = period */
153*4882a593Smuzhiyun 	MX7D_PAD_GPIO1_IO01__GPIO1_IO1 | MUX_PAD_CTRL(NO_PAD_CTRL),
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
setup_lcd(void)156*4882a593Smuzhiyun static int setup_lcd(void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(pwm_pads, ARRAY_SIZE(pwm_pads));
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Reset LCD */
163*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(3, 4), "lcd reset");
164*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(3, 4) , 0);
165*4882a593Smuzhiyun 	udelay(500);
166*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(3, 4) , 1);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Set Brightness to high */
169*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(1, 1), "lcd backlight");
170*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 1) , 1);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun #endif
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
177*4882a593Smuzhiyun static iomux_v3_cfg_t const fec1_pads[] = {
178*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
179*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
180*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
181*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
182*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
183*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
184*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
185*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
186*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
187*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
188*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
189*4882a593Smuzhiyun 	MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
190*4882a593Smuzhiyun 	MX7D_PAD_GPIO1_IO10__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
191*4882a593Smuzhiyun 	MX7D_PAD_GPIO1_IO11__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
setup_iomux_fec(void)194*4882a593Smuzhiyun static void setup_iomux_fec(void)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun #endif
199*4882a593Smuzhiyun 
setup_iomux_uart(void)200*4882a593Smuzhiyun static void setup_iomux_uart(void)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
board_mmc_get_env_dev(int devno)205*4882a593Smuzhiyun int board_mmc_get_env_dev(int devno)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	if (devno == 2)
208*4882a593Smuzhiyun 		devno--;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return devno;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
mmc_map_to_kernel_blk(int dev_no)213*4882a593Smuzhiyun int mmc_map_to_kernel_blk(int dev_no)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	if (dev_no == 1)
216*4882a593Smuzhiyun 		dev_no++;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return dev_no;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
board_eth_init(bd_t * bis)222*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	int ret;
225*4882a593Smuzhiyun 	unsigned int gpio;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	ret = gpio_lookup_name("gpio_spi@0_5", NULL, NULL, &gpio);
228*4882a593Smuzhiyun 	if (ret) {
229*4882a593Smuzhiyun 		printf("GPIO: 'gpio_spi@0_5' not found\n");
230*4882a593Smuzhiyun 		return -ENODEV;
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	ret = gpio_request(gpio, "fec_rst");
234*4882a593Smuzhiyun 	if (ret && ret != -EBUSY) {
235*4882a593Smuzhiyun 		printf("gpio: requesting pin %u failed\n", gpio);
236*4882a593Smuzhiyun 		return ret;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	gpio_direction_output(gpio, 0);
240*4882a593Smuzhiyun 	udelay(500);
241*4882a593Smuzhiyun 	gpio_direction_output(gpio, 1);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	setup_iomux_fec();
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	ret = fecmxc_initialize_multi(bis, 0,
246*4882a593Smuzhiyun 		CONFIG_FEC_MXC_PHYADDR, IMX_FEC_BASE);
247*4882a593Smuzhiyun 	if (ret)
248*4882a593Smuzhiyun 		printf("FEC1 MXC: %s:failed\n", __func__);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	return ret;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
setup_fec(void)253*4882a593Smuzhiyun static int setup_fec(void)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	struct iomuxc_gpr_base_regs *const iomuxc_gpr_regs
256*4882a593Smuzhiyun 		= (struct iomuxc_gpr_base_regs *) IOMUXC_GPR_BASE_ADDR;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* Use 125M anatop REF_CLK1 for ENET1, clear gpr1[13], gpr1[17]*/
259*4882a593Smuzhiyun 	clrsetbits_le32(&iomuxc_gpr_regs->gpr[1],
260*4882a593Smuzhiyun 		(IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK |
261*4882a593Smuzhiyun 		 IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK), 0);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return set_clk_enet(ENET_125MHz);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)267*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	/* enable rgmii rxc skew and phy mode select to RGMII copper */
270*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x21);
271*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x7ea8);
272*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x2f);
273*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x71b7);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (phydev->drv->config)
276*4882a593Smuzhiyun 		phydev->drv->config(phydev);
277*4882a593Smuzhiyun 	return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun #endif
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
282*4882a593Smuzhiyun static iomux_v3_cfg_t const quadspi_pads[] = {
283*4882a593Smuzhiyun 	MX7D_PAD_EPDC_DATA00__QSPI_A_DATA0 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
284*4882a593Smuzhiyun 	MX7D_PAD_EPDC_DATA01__QSPI_A_DATA1 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
285*4882a593Smuzhiyun 	MX7D_PAD_EPDC_DATA02__QSPI_A_DATA2 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
286*4882a593Smuzhiyun 	MX7D_PAD_EPDC_DATA03__QSPI_A_DATA3 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
287*4882a593Smuzhiyun 	MX7D_PAD_EPDC_DATA05__QSPI_A_SCLK  | MUX_PAD_CTRL(QSPI_PAD_CTRL),
288*4882a593Smuzhiyun 	MX7D_PAD_EPDC_DATA06__QSPI_A_SS0_B | MUX_PAD_CTRL(QSPI_PAD_CTRL),
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
board_qspi_init(void)291*4882a593Smuzhiyun int board_qspi_init(void)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	/* Set the iomux */
294*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(quadspi_pads,
295*4882a593Smuzhiyun 					 ARRAY_SIZE(quadspi_pads));
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* Set the clock */
298*4882a593Smuzhiyun 	set_clk_qspi();
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun 
board_early_init_f(void)304*4882a593Smuzhiyun int board_early_init_f(void)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	setup_iomux_uart();
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
board_init(void)311*4882a593Smuzhiyun int board_init(void)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	/* address of boot parameters */
314*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
317*4882a593Smuzhiyun 	setup_fec();
318*4882a593Smuzhiyun #endif
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
321*4882a593Smuzhiyun 	setup_gpmi_nand();
322*4882a593Smuzhiyun #endif
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_MXS
325*4882a593Smuzhiyun 	setup_lcd();
326*4882a593Smuzhiyun #endif
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
329*4882a593Smuzhiyun 	board_qspi_init();
330*4882a593Smuzhiyun #endif
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
333*4882a593Smuzhiyun        setup_spi();
334*4882a593Smuzhiyun #endif
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #ifdef CONFIG_DM_PMIC
power_init_board(void)340*4882a593Smuzhiyun int power_init_board(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	struct udevice *dev;
343*4882a593Smuzhiyun 	int ret, dev_id, rev_id;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	ret = pmic_get("pfuze3000", &dev);
346*4882a593Smuzhiyun 	if (ret == -ENODEV)
347*4882a593Smuzhiyun 		return 0;
348*4882a593Smuzhiyun 	if (ret != 0)
349*4882a593Smuzhiyun 		return ret;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	dev_id = pmic_reg_read(dev, PFUZE3000_DEVICEID);
352*4882a593Smuzhiyun 	rev_id = pmic_reg_read(dev, PFUZE3000_REVID);
353*4882a593Smuzhiyun 	printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	pmic_clrsetbits(dev, PFUZE3000_LDOGCTL, 0, 1);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/*
358*4882a593Smuzhiyun 	 * Set the voltage of VLDO4 output to 2.8V which feeds
359*4882a593Smuzhiyun 	 * the MIPI DSI and MIPI CSI inputs.
360*4882a593Smuzhiyun 	 */
361*4882a593Smuzhiyun 	pmic_clrsetbits(dev, PFUZE3000_VLD4CTL, 0xF, 0xA);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun #endif
366*4882a593Smuzhiyun 
board_late_init(void)367*4882a593Smuzhiyun int board_late_init(void)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	set_wdog_reset(wdog);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/*
376*4882a593Smuzhiyun 	 * Do not assert internal WDOG_RESET_B_DEB(controlled by bit 4),
377*4882a593Smuzhiyun 	 * since we use PMIC_PWRON to reset the board.
378*4882a593Smuzhiyun 	 */
379*4882a593Smuzhiyun 	clrsetbits_le16(&wdog->wcr, 0, 0x10);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
checkboard(void)384*4882a593Smuzhiyun int checkboard(void)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	char *mode;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_ARMV7_BOOT_SEC_DEFAULT))
389*4882a593Smuzhiyun 		mode = "secure";
390*4882a593Smuzhiyun 	else
391*4882a593Smuzhiyun 		mode = "non-secure";
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	printf("Board: i.MX7D SABRESD in %s mode\n", mode);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return 0;
396*4882a593Smuzhiyun }
397