xref: /OK3568_Linux_fs/u-boot/board/freescale/mx6sxsabresd/mx6sxsabresd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Fabio Estevam <fabio.estevam@freescale.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
11*4882a593Smuzhiyun #include <asm/arch/iomux.h>
12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
13*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
19*4882a593Smuzhiyun #include <linux/sizes.h>
20*4882a593Smuzhiyun #include <common.h>
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun #include <mmc.h>
23*4882a593Smuzhiyun #include <i2c.h>
24*4882a593Smuzhiyun #include <miiphy.h>
25*4882a593Smuzhiyun #include <netdev.h>
26*4882a593Smuzhiyun #include <power/pmic.h>
27*4882a593Smuzhiyun #include <power/pfuze100_pmic.h>
28*4882a593Smuzhiyun #include "../common/pfuze.h"
29*4882a593Smuzhiyun #include <usb.h>
30*4882a593Smuzhiyun #include <usb/ehci-ci.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |		\
35*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |		\
36*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
39*4882a593Smuzhiyun 	PAD_CTL_PUS_22K_UP  | PAD_CTL_SPEED_LOW |		\
40*4882a593Smuzhiyun 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define I2C_PAD_CTRL    (PAD_CTL_PKE | PAD_CTL_PUE |            \
43*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |               \
44*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm | PAD_CTL_HYS |			\
45*4882a593Smuzhiyun 	PAD_CTL_ODE)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |     \
48*4882a593Smuzhiyun 	PAD_CTL_SPEED_HIGH   |                                   \
49*4882a593Smuzhiyun 	PAD_CTL_DSE_48ohm   | PAD_CTL_SRE_FAST)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define ENET_CLK_PAD_CTRL  (PAD_CTL_SPEED_MED | \
52*4882a593Smuzhiyun 	PAD_CTL_DSE_120ohm   | PAD_CTL_SRE_FAST)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define ENET_RX_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |          \
55*4882a593Smuzhiyun 	PAD_CTL_SPEED_HIGH   | PAD_CTL_SRE_FAST)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define I2C_PAD_CTRL    (PAD_CTL_PKE | PAD_CTL_PUE |            \
58*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |               \
59*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm | PAD_CTL_HYS |			\
60*4882a593Smuzhiyun 	PAD_CTL_ODE)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define LCD_PAD_CTRL    (PAD_CTL_HYS | PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
63*4882a593Smuzhiyun 	PAD_CTL_PKE | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm)
64*4882a593Smuzhiyun 
dram_init(void)65*4882a593Smuzhiyun int dram_init(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
73*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO04__UART1_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
74*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO05__UART1_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
78*4882a593Smuzhiyun 	MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
79*4882a593Smuzhiyun 	MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
80*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA0__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
81*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA1__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
82*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA2__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
83*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA3__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc3_pads[] = {
87*4882a593Smuzhiyun 	MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
88*4882a593Smuzhiyun 	MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
89*4882a593Smuzhiyun 	MX6_PAD_SD3_DATA0__USDHC3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
90*4882a593Smuzhiyun 	MX6_PAD_SD3_DATA1__USDHC3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
91*4882a593Smuzhiyun 	MX6_PAD_SD3_DATA2__USDHC3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
92*4882a593Smuzhiyun 	MX6_PAD_SD3_DATA3__USDHC3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
93*4882a593Smuzhiyun 	MX6_PAD_SD3_DATA4__USDHC3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
94*4882a593Smuzhiyun 	MX6_PAD_SD3_DATA5__USDHC3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
95*4882a593Smuzhiyun 	MX6_PAD_SD3_DATA6__USDHC3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
96*4882a593Smuzhiyun 	MX6_PAD_SD3_DATA7__USDHC3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* CD pin */
99*4882a593Smuzhiyun 	MX6_PAD_KEY_COL0__GPIO2_IO_10 | MUX_PAD_CTRL(NO_PAD_CTRL),
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* RST_B, used for power reset cycle */
102*4882a593Smuzhiyun 	MX6_PAD_KEY_COL1__GPIO2_IO_11 | MUX_PAD_CTRL(NO_PAD_CTRL),
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc4_pads[] = {
106*4882a593Smuzhiyun 	MX6_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
107*4882a593Smuzhiyun 	MX6_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
108*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA0__USDHC4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
109*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA1__USDHC4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
110*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA2__USDHC4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
111*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA3__USDHC4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
112*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA7__GPIO6_IO_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static iomux_v3_cfg_t const fec1_pads[] = {
116*4882a593Smuzhiyun 	MX6_PAD_ENET1_MDC__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
117*4882a593Smuzhiyun 	MX6_PAD_ENET1_MDIO__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
118*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RX_CTL__ENET1_RX_EN | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
119*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RD0__ENET1_RX_DATA_0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
120*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RD1__ENET1_RX_DATA_1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
121*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RD2__ENET1_RX_DATA_2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
122*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RD3__ENET1_RX_DATA_3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
123*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RXC__ENET1_RX_CLK | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
124*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TX_CTL__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
125*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TD0__ENET1_TX_DATA_0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
126*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TD1__ENET1_TX_DATA_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
127*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TD2__ENET1_TX_DATA_2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
128*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TD3__ENET1_TX_DATA_3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
129*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TXC__ENET1_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static iomux_v3_cfg_t const peri_3v3_pads[] = {
133*4882a593Smuzhiyun 	MX6_PAD_QSPI1A_DATA0__GPIO4_IO_16 | MUX_PAD_CTRL(NO_PAD_CTRL),
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static iomux_v3_cfg_t const phy_control_pads[] = {
137*4882a593Smuzhiyun 	/* 25MHz Ethernet PHY Clock */
138*4882a593Smuzhiyun 	MX6_PAD_ENET2_RX_CLK__ENET2_REF_CLK_25M | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* ENET PHY Power */
141*4882a593Smuzhiyun 	MX6_PAD_ENET2_COL__GPIO2_IO_6 | MUX_PAD_CTRL(NO_PAD_CTRL),
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* AR8031 PHY Reset */
144*4882a593Smuzhiyun 	MX6_PAD_ENET2_CRS__GPIO2_IO_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
setup_iomux_uart(void)147*4882a593Smuzhiyun static void setup_iomux_uart(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
setup_fec(void)152*4882a593Smuzhiyun static int setup_fec(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
155*4882a593Smuzhiyun 	struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
156*4882a593Smuzhiyun 	int reg, ret;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Use 125MHz anatop loopback REF_CLK1 for ENET1 */
159*4882a593Smuzhiyun 	clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC1_MASK, 0);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	ret = enable_fec_anatop_clock(0, ENET_125MHZ);
162*4882a593Smuzhiyun 	if (ret)
163*4882a593Smuzhiyun 		return ret;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(phy_control_pads,
166*4882a593Smuzhiyun 					 ARRAY_SIZE(phy_control_pads));
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Enable the ENET power, active low */
169*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(2, 6) , 0);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* Reset AR8031 PHY */
172*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(2, 7) , 0);
173*4882a593Smuzhiyun 	mdelay(10);
174*4882a593Smuzhiyun 	gpio_set_value(IMX_GPIO_NR(2, 7), 1);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	reg = readl(&anatop->pll_enet);
177*4882a593Smuzhiyun 	reg |= BM_ANADIG_PLL_ENET_REF_25M_ENABLE;
178*4882a593Smuzhiyun 	writel(reg, &anatop->pll_enet);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)183*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
186*4882a593Smuzhiyun 	setup_fec();
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	return cpu_eth_init(bis);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
192*4882a593Smuzhiyun /* I2C1 for PMIC */
193*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info1 = {
194*4882a593Smuzhiyun 	.scl = {
195*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO1_IO00__I2C1_SCL | PC,
196*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO1_IO00__GPIO1_IO_0 | PC,
197*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 0),
198*4882a593Smuzhiyun 	},
199*4882a593Smuzhiyun 	.sda = {
200*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO1_IO01__I2C1_SDA | PC,
201*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO1_IO01__GPIO1_IO_1 | PC,
202*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 1),
203*4882a593Smuzhiyun 	},
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
power_init_board(void)206*4882a593Smuzhiyun int power_init_board(void)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct pmic *p;
209*4882a593Smuzhiyun 	unsigned int reg;
210*4882a593Smuzhiyun 	int ret;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	p = pfuze_common_init(I2C_PMIC);
213*4882a593Smuzhiyun 	if (!p)
214*4882a593Smuzhiyun 		return -ENODEV;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	ret = pfuze_mode_init(p, APS_PFM);
217*4882a593Smuzhiyun 	if (ret < 0)
218*4882a593Smuzhiyun 		return ret;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* Enable power of VGEN5 3V3, needed for SD3 */
221*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_VGEN5VOL, &reg);
222*4882a593Smuzhiyun 	reg &= ~LDO_VOL_MASK;
223*4882a593Smuzhiyun 	reg |= (LDOB_3_30V | (1 << LDO_EN));
224*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_VGEN5VOL, reg);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
230*4882a593Smuzhiyun #define USB_OTHERREGS_OFFSET	0x800
231*4882a593Smuzhiyun #define UCTRL_PWR_POL		(1 << 9)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_otg_pads[] = {
234*4882a593Smuzhiyun 	/* OGT1 */
235*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO09__USB_OTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
236*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO10__ANATOP_OTG1_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
237*4882a593Smuzhiyun 	/* OTG2 */
238*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO12__USB_OTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
setup_usb(void)241*4882a593Smuzhiyun static void setup_usb(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
244*4882a593Smuzhiyun 					 ARRAY_SIZE(usb_otg_pads));
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
board_usb_phy_mode(int port)247*4882a593Smuzhiyun int board_usb_phy_mode(int port)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	if (port == 1)
250*4882a593Smuzhiyun 		return USB_INIT_HOST;
251*4882a593Smuzhiyun 	else
252*4882a593Smuzhiyun 		return usb_phy_mode(port);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
board_ehci_hcd_init(int port)255*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	u32 *usbnc_usb_ctrl;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (port > 1)
260*4882a593Smuzhiyun 		return -EINVAL;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
263*4882a593Smuzhiyun 				 port * 4);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* Set Power polarity */
266*4882a593Smuzhiyun 	setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun #endif
271*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)272*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	/*
275*4882a593Smuzhiyun 	 * Enable 1.8V(SEL_1P5_1P8_POS_REG) on
276*4882a593Smuzhiyun 	 * Phy control debug reg 0
277*4882a593Smuzhiyun 	 */
278*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
279*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x8);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* rgmii tx clock delay enable */
282*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
283*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (phydev->drv->config)
286*4882a593Smuzhiyun 		phydev->drv->config(phydev);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
board_early_init_f(void)291*4882a593Smuzhiyun int board_early_init_f(void)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	setup_iomux_uart();
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* Enable PERI_3V3, which is used by SD2, ENET, LVDS, BT */
296*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(peri_3v3_pads,
297*4882a593Smuzhiyun 					 ARRAY_SIZE(peri_3v3_pads));
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Active high for ncp692 */
300*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(4, 16) , 1);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
303*4882a593Smuzhiyun 	setup_usb();
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[3] = {
310*4882a593Smuzhiyun 	{USDHC2_BASE_ADDR, 0, 4},
311*4882a593Smuzhiyun 	{USDHC3_BASE_ADDR},
312*4882a593Smuzhiyun 	{USDHC4_BASE_ADDR},
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #define USDHC3_CD_GPIO	IMX_GPIO_NR(2, 10)
316*4882a593Smuzhiyun #define USDHC3_PWR_GPIO	IMX_GPIO_NR(2, 11)
317*4882a593Smuzhiyun #define USDHC4_CD_GPIO	IMX_GPIO_NR(6, 21)
318*4882a593Smuzhiyun 
board_mmc_get_env_dev(int devno)319*4882a593Smuzhiyun int board_mmc_get_env_dev(int devno)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	return devno - 1;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)324*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
327*4882a593Smuzhiyun 	int ret = 0;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	switch (cfg->esdhc_base) {
330*4882a593Smuzhiyun 	case USDHC2_BASE_ADDR:
331*4882a593Smuzhiyun 		ret = 1; /* Assume uSDHC2 is always present */
332*4882a593Smuzhiyun 		break;
333*4882a593Smuzhiyun 	case USDHC3_BASE_ADDR:
334*4882a593Smuzhiyun 		ret = !gpio_get_value(USDHC3_CD_GPIO);
335*4882a593Smuzhiyun 		break;
336*4882a593Smuzhiyun 	case USDHC4_BASE_ADDR:
337*4882a593Smuzhiyun 		ret = !gpio_get_value(USDHC4_CD_GPIO);
338*4882a593Smuzhiyun 		break;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return ret;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)344*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
347*4882a593Smuzhiyun 	int i, ret;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/*
350*4882a593Smuzhiyun 	 * According to the board_mmc_init() the following map is done:
351*4882a593Smuzhiyun 	 * (U-Boot device node)    (Physical Port)
352*4882a593Smuzhiyun 	 * mmc0                    USDHC2
353*4882a593Smuzhiyun 	 * mmc1                    USDHC3
354*4882a593Smuzhiyun 	 * mmc2                    USDHC4
355*4882a593Smuzhiyun 	 */
356*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
357*4882a593Smuzhiyun 		switch (i) {
358*4882a593Smuzhiyun 		case 0:
359*4882a593Smuzhiyun 			imx_iomux_v3_setup_multiple_pads(
360*4882a593Smuzhiyun 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
361*4882a593Smuzhiyun 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
362*4882a593Smuzhiyun 			break;
363*4882a593Smuzhiyun 		case 1:
364*4882a593Smuzhiyun 			imx_iomux_v3_setup_multiple_pads(
365*4882a593Smuzhiyun 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
366*4882a593Smuzhiyun 			gpio_direction_input(USDHC3_CD_GPIO);
367*4882a593Smuzhiyun 			gpio_direction_output(USDHC3_PWR_GPIO, 1);
368*4882a593Smuzhiyun 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
369*4882a593Smuzhiyun 			break;
370*4882a593Smuzhiyun 		case 2:
371*4882a593Smuzhiyun 			imx_iomux_v3_setup_multiple_pads(
372*4882a593Smuzhiyun 				usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
373*4882a593Smuzhiyun 			gpio_direction_input(USDHC4_CD_GPIO);
374*4882a593Smuzhiyun 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
375*4882a593Smuzhiyun 			break;
376*4882a593Smuzhiyun 		default:
377*4882a593Smuzhiyun 			printf("Warning: you configured more USDHC controllers"
378*4882a593Smuzhiyun 				"(%d) than supported by the board\n", i + 1);
379*4882a593Smuzhiyun 			return -EINVAL;
380*4882a593Smuzhiyun 			}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 			ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
383*4882a593Smuzhiyun 			if (ret) {
384*4882a593Smuzhiyun 				printf("Warning: failed to initialize mmc dev %d\n", i);
385*4882a593Smuzhiyun 				return ret;
386*4882a593Smuzhiyun 			}
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun #else
391*4882a593Smuzhiyun 	struct src *src_regs = (struct src *)SRC_BASE_ADDR;
392*4882a593Smuzhiyun 	u32 val;
393*4882a593Smuzhiyun 	u32 port;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	val = readl(&src_regs->sbmr1);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if ((val & 0xc0) != 0x40) {
398*4882a593Smuzhiyun 		printf("Not boot from USDHC!\n");
399*4882a593Smuzhiyun 		return -EINVAL;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	port = (val >> 11) & 0x3;
403*4882a593Smuzhiyun 	printf("port %d\n", port);
404*4882a593Smuzhiyun 	switch (port) {
405*4882a593Smuzhiyun 	case 1:
406*4882a593Smuzhiyun 		imx_iomux_v3_setup_multiple_pads(
407*4882a593Smuzhiyun 			usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
408*4882a593Smuzhiyun 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
409*4882a593Smuzhiyun 		usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
410*4882a593Smuzhiyun 		break;
411*4882a593Smuzhiyun 	case 2:
412*4882a593Smuzhiyun 		imx_iomux_v3_setup_multiple_pads(
413*4882a593Smuzhiyun 			usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
414*4882a593Smuzhiyun 		gpio_direction_input(USDHC3_CD_GPIO);
415*4882a593Smuzhiyun 		gpio_direction_output(USDHC3_PWR_GPIO, 1);
416*4882a593Smuzhiyun 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
417*4882a593Smuzhiyun 		usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
418*4882a593Smuzhiyun 		break;
419*4882a593Smuzhiyun 	case 3:
420*4882a593Smuzhiyun 		imx_iomux_v3_setup_multiple_pads(
421*4882a593Smuzhiyun 			usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
422*4882a593Smuzhiyun 		gpio_direction_input(USDHC4_CD_GPIO);
423*4882a593Smuzhiyun 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
424*4882a593Smuzhiyun 		usdhc_cfg[0].esdhc_base = USDHC4_BASE_ADDR;
425*4882a593Smuzhiyun 		break;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
429*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
430*4882a593Smuzhiyun #endif
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define QSPI_PAD_CTRL1	\
436*4882a593Smuzhiyun 	(PAD_CTL_SRE_FAST | PAD_CTL_SPEED_HIGH | \
437*4882a593Smuzhiyun 	 PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_47K_UP | PAD_CTL_DSE_40ohm)
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static iomux_v3_cfg_t const quadspi_pads[] = {
440*4882a593Smuzhiyun 	MX6_PAD_NAND_WP_B__QSPI2_A_DATA_0	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
441*4882a593Smuzhiyun 	MX6_PAD_NAND_READY_B__QSPI2_A_DATA_1	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
442*4882a593Smuzhiyun 	MX6_PAD_NAND_CE0_B__QSPI2_A_DATA_2	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
443*4882a593Smuzhiyun 	MX6_PAD_NAND_CE1_B__QSPI2_A_DATA_3	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
444*4882a593Smuzhiyun 	MX6_PAD_NAND_ALE__QSPI2_A_SS0_B		| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
445*4882a593Smuzhiyun 	MX6_PAD_NAND_CLE__QSPI2_A_SCLK		| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
446*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA07__QSPI2_A_DQS	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
447*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA01__QSPI2_B_DATA_0	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
448*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA00__QSPI2_B_DATA_1	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
449*4882a593Smuzhiyun 	MX6_PAD_NAND_WE_B__QSPI2_B_DATA_2	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
450*4882a593Smuzhiyun 	MX6_PAD_NAND_RE_B__QSPI2_B_DATA_3	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
451*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA03__QSPI2_B_SS0_B	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
452*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA02__QSPI2_B_SCLK	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
453*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA05__QSPI2_B_DQS	| MUX_PAD_CTRL(QSPI_PAD_CTRL1),
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
board_qspi_init(void)456*4882a593Smuzhiyun int board_qspi_init(void)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	/* Set the iomux */
459*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(quadspi_pads,
460*4882a593Smuzhiyun 					 ARRAY_SIZE(quadspi_pads));
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* Set the clock */
463*4882a593Smuzhiyun 	enable_qspi_clk(1);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun #endif
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_MXS
470*4882a593Smuzhiyun static iomux_v3_cfg_t const lcd_pads[] = {
471*4882a593Smuzhiyun 	MX6_PAD_LCD1_CLK__LCDIF1_CLK | MUX_PAD_CTRL(LCD_PAD_CTRL),
472*4882a593Smuzhiyun 	MX6_PAD_LCD1_ENABLE__LCDIF1_ENABLE | MUX_PAD_CTRL(LCD_PAD_CTRL),
473*4882a593Smuzhiyun 	MX6_PAD_LCD1_HSYNC__LCDIF1_HSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
474*4882a593Smuzhiyun 	MX6_PAD_LCD1_VSYNC__LCDIF1_VSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
475*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA00__LCDIF1_DATA_0 | MUX_PAD_CTRL(LCD_PAD_CTRL),
476*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA01__LCDIF1_DATA_1 | MUX_PAD_CTRL(LCD_PAD_CTRL),
477*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA02__LCDIF1_DATA_2 | MUX_PAD_CTRL(LCD_PAD_CTRL),
478*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA03__LCDIF1_DATA_3 | MUX_PAD_CTRL(LCD_PAD_CTRL),
479*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA04__LCDIF1_DATA_4 | MUX_PAD_CTRL(LCD_PAD_CTRL),
480*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA05__LCDIF1_DATA_5 | MUX_PAD_CTRL(LCD_PAD_CTRL),
481*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA06__LCDIF1_DATA_6 | MUX_PAD_CTRL(LCD_PAD_CTRL),
482*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA07__LCDIF1_DATA_7 | MUX_PAD_CTRL(LCD_PAD_CTRL),
483*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA08__LCDIF1_DATA_8 | MUX_PAD_CTRL(LCD_PAD_CTRL),
484*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA09__LCDIF1_DATA_9 | MUX_PAD_CTRL(LCD_PAD_CTRL),
485*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA10__LCDIF1_DATA_10 | MUX_PAD_CTRL(LCD_PAD_CTRL),
486*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA11__LCDIF1_DATA_11 | MUX_PAD_CTRL(LCD_PAD_CTRL),
487*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA12__LCDIF1_DATA_12 | MUX_PAD_CTRL(LCD_PAD_CTRL),
488*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA13__LCDIF1_DATA_13 | MUX_PAD_CTRL(LCD_PAD_CTRL),
489*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA14__LCDIF1_DATA_14 | MUX_PAD_CTRL(LCD_PAD_CTRL),
490*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA15__LCDIF1_DATA_15 | MUX_PAD_CTRL(LCD_PAD_CTRL),
491*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA16__LCDIF1_DATA_16 | MUX_PAD_CTRL(LCD_PAD_CTRL),
492*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA17__LCDIF1_DATA_17 | MUX_PAD_CTRL(LCD_PAD_CTRL),
493*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA18__LCDIF1_DATA_18 | MUX_PAD_CTRL(LCD_PAD_CTRL),
494*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA19__LCDIF1_DATA_19 | MUX_PAD_CTRL(LCD_PAD_CTRL),
495*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA20__LCDIF1_DATA_20 | MUX_PAD_CTRL(LCD_PAD_CTRL),
496*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA21__LCDIF1_DATA_21 | MUX_PAD_CTRL(LCD_PAD_CTRL),
497*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA22__LCDIF1_DATA_22 | MUX_PAD_CTRL(LCD_PAD_CTRL),
498*4882a593Smuzhiyun 	MX6_PAD_LCD1_DATA23__LCDIF1_DATA_23 | MUX_PAD_CTRL(LCD_PAD_CTRL),
499*4882a593Smuzhiyun 	MX6_PAD_LCD1_RESET__GPIO3_IO_27 | MUX_PAD_CTRL(NO_PAD_CTRL),
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* Use GPIO for Brightness adjustment, duty cycle = period */
502*4882a593Smuzhiyun 	MX6_PAD_SD1_DATA2__GPIO6_IO_4 | MUX_PAD_CTRL(NO_PAD_CTRL),
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun 
setup_lcd(void)505*4882a593Smuzhiyun static int setup_lcd(void)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	enable_lcdif_clock(LCDIF1_BASE_ADDR, 1);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	/* Reset the LCD */
512*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(3, 27) , 0);
513*4882a593Smuzhiyun 	udelay(500);
514*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(3, 27) , 1);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	/* Set Brightness to high */
517*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(6, 4) , 1);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun #endif
522*4882a593Smuzhiyun 
board_init(void)523*4882a593Smuzhiyun int board_init(void)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	/* Address of boot parameters */
526*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_MXC
529*4882a593Smuzhiyun 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
530*4882a593Smuzhiyun #endif
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
533*4882a593Smuzhiyun 	board_qspi_init();
534*4882a593Smuzhiyun #endif
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_MXS
537*4882a593Smuzhiyun 	setup_lcd();
538*4882a593Smuzhiyun #endif
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	return 0;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
checkboard(void)543*4882a593Smuzhiyun int checkboard(void)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	puts("Board: MX6SX SABRE SDB\n");
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
551*4882a593Smuzhiyun #include <linux/libfdt.h>
552*4882a593Smuzhiyun #include <spl.h>
553*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun const struct mx6sx_iomux_ddr_regs mx6_ddr_ioregs = {
556*4882a593Smuzhiyun 	.dram_dqm0 = 0x00000028,
557*4882a593Smuzhiyun 	.dram_dqm1 = 0x00000028,
558*4882a593Smuzhiyun 	.dram_dqm2 = 0x00000028,
559*4882a593Smuzhiyun 	.dram_dqm3 = 0x00000028,
560*4882a593Smuzhiyun 	.dram_ras = 0x00000020,
561*4882a593Smuzhiyun 	.dram_cas = 0x00000020,
562*4882a593Smuzhiyun 	.dram_odt0 = 0x00000020,
563*4882a593Smuzhiyun 	.dram_odt1 = 0x00000020,
564*4882a593Smuzhiyun 	.dram_sdba2 = 0x00000000,
565*4882a593Smuzhiyun 	.dram_sdcke0 = 0x00003000,
566*4882a593Smuzhiyun 	.dram_sdcke1 = 0x00003000,
567*4882a593Smuzhiyun 	.dram_sdclk_0 = 0x00000030,
568*4882a593Smuzhiyun 	.dram_sdqs0 = 0x00000028,
569*4882a593Smuzhiyun 	.dram_sdqs1 = 0x00000028,
570*4882a593Smuzhiyun 	.dram_sdqs2 = 0x00000028,
571*4882a593Smuzhiyun 	.dram_sdqs3 = 0x00000028,
572*4882a593Smuzhiyun 	.dram_reset = 0x00000020,
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun const struct mx6sx_iomux_grp_regs mx6_grp_ioregs = {
576*4882a593Smuzhiyun 	.grp_addds = 0x00000020,
577*4882a593Smuzhiyun 	.grp_ddrmode_ctl = 0x00020000,
578*4882a593Smuzhiyun 	.grp_ddrpke = 0x00000000,
579*4882a593Smuzhiyun 	.grp_ddrmode = 0x00020000,
580*4882a593Smuzhiyun 	.grp_b0ds = 0x00000028,
581*4882a593Smuzhiyun 	.grp_b1ds = 0x00000028,
582*4882a593Smuzhiyun 	.grp_ctlds = 0x00000020,
583*4882a593Smuzhiyun 	.grp_ddr_type = 0x000c0000,
584*4882a593Smuzhiyun 	.grp_b2ds = 0x00000028,
585*4882a593Smuzhiyun 	.grp_b3ds = 0x00000028,
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun const struct mx6_mmdc_calibration mx6_mmcd_calib = {
589*4882a593Smuzhiyun 	.p0_mpwldectrl0 = 0x00290025,
590*4882a593Smuzhiyun 	.p0_mpwldectrl1 = 0x00220022,
591*4882a593Smuzhiyun 	.p0_mpdgctrl0 = 0x41480144,
592*4882a593Smuzhiyun 	.p0_mpdgctrl1 = 0x01340130,
593*4882a593Smuzhiyun 	.p0_mprddlctl = 0x3C3E4244,
594*4882a593Smuzhiyun 	.p0_mpwrdlctl = 0x34363638,
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun static struct mx6_ddr3_cfg mem_ddr = {
598*4882a593Smuzhiyun 	.mem_speed = 1600,
599*4882a593Smuzhiyun 	.density = 4,
600*4882a593Smuzhiyun 	.width = 32,
601*4882a593Smuzhiyun 	.banks = 8,
602*4882a593Smuzhiyun 	.rowaddr = 15,
603*4882a593Smuzhiyun 	.coladdr = 10,
604*4882a593Smuzhiyun 	.pagesz = 2,
605*4882a593Smuzhiyun 	.trcd = 1375,
606*4882a593Smuzhiyun 	.trcmin = 4875,
607*4882a593Smuzhiyun 	.trasmin = 3500,
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun 
ccgr_init(void)610*4882a593Smuzhiyun static void ccgr_init(void)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR0);
615*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR1);
616*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR2);
617*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR3);
618*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR4);
619*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR5);
620*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR6);
621*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR7);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
spl_dram_init(void)624*4882a593Smuzhiyun static void spl_dram_init(void)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	struct mx6_ddr_sysinfo sysinfo = {
627*4882a593Smuzhiyun 		.dsize = mem_ddr.width/32,
628*4882a593Smuzhiyun 		.cs_density = 24,
629*4882a593Smuzhiyun 		.ncs = 1,
630*4882a593Smuzhiyun 		.cs1_mirror = 0,
631*4882a593Smuzhiyun 		.rtt_wr = 2,
632*4882a593Smuzhiyun 		.rtt_nom = 2,		/* RTT_Nom = RZQ/2 */
633*4882a593Smuzhiyun 		.walat = 1,		/* Write additional latency */
634*4882a593Smuzhiyun 		.ralat = 5,		/* Read additional latency */
635*4882a593Smuzhiyun 		.mif3_mode = 3,		/* Command prediction working mode */
636*4882a593Smuzhiyun 		.bi_on = 1,		/* Bank interleaving enabled */
637*4882a593Smuzhiyun 		.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
638*4882a593Smuzhiyun 		.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
639*4882a593Smuzhiyun 		.ddr_type = DDR_TYPE_DDR3,
640*4882a593Smuzhiyun 		.refsel = 1,	/* Refresh cycles at 32KHz */
641*4882a593Smuzhiyun 		.refr = 7,	/* 8 refresh commands per refresh cycle */
642*4882a593Smuzhiyun 	};
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	mx6sx_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
645*4882a593Smuzhiyun 	mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
board_init_f(ulong dummy)648*4882a593Smuzhiyun void board_init_f(ulong dummy)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	/* setup AIPS and disable watchdog */
651*4882a593Smuzhiyun 	arch_cpu_init();
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	ccgr_init();
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* iomux and setup of i2c */
656*4882a593Smuzhiyun 	board_early_init_f();
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* setup GP timer */
659*4882a593Smuzhiyun 	timer_init();
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	/* UART clocks enabled and gd valid - init serial console */
662*4882a593Smuzhiyun 	preloader_console_init();
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* DDR initialization */
665*4882a593Smuzhiyun 	spl_dram_init();
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/* Clear the BSS. */
668*4882a593Smuzhiyun 	memset(__bss_start, 0, __bss_end - __bss_start);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	/* load/boot image from boot device */
671*4882a593Smuzhiyun 	board_init_r(NULL, 0);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun #endif
674