xref: /OK3568_Linux_fs/u-boot/board/freescale/mx6sxsabreauto/mx6sxsabreauto.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Ye Li <ye.li@nxp.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
11*4882a593Smuzhiyun #include <asm/arch/iomux.h>
12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
13*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <linux/sizes.h>
20*4882a593Smuzhiyun #include <common.h>
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <netdev.h>
24*4882a593Smuzhiyun #include <power/pmic.h>
25*4882a593Smuzhiyun #include <power/pfuze100_pmic.h>
26*4882a593Smuzhiyun #include "../common/pfuze.h"
27*4882a593Smuzhiyun #include <usb.h>
28*4882a593Smuzhiyun #include <usb/ehci-ci.h>
29*4882a593Smuzhiyun #include <pca953x.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |		\
34*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |		\
35*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |     \
38*4882a593Smuzhiyun 	PAD_CTL_SPEED_HIGH   |                                   \
39*4882a593Smuzhiyun 	PAD_CTL_DSE_48ohm   | PAD_CTL_SRE_FAST)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define ENET_CLK_PAD_CTRL  (PAD_CTL_SPEED_MED | \
42*4882a593Smuzhiyun 	PAD_CTL_DSE_120ohm   | PAD_CTL_SRE_FAST)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define ENET_RX_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |          \
45*4882a593Smuzhiyun 	PAD_CTL_SPEED_HIGH   | PAD_CTL_SRE_FAST)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define GPMI_PAD_CTRL0 (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
48*4882a593Smuzhiyun #define GPMI_PAD_CTRL1 (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
49*4882a593Smuzhiyun 			PAD_CTL_SRE_FAST)
50*4882a593Smuzhiyun #define GPMI_PAD_CTRL2 (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
51*4882a593Smuzhiyun 
dram_init(void)52*4882a593Smuzhiyun int dram_init(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
60*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO04__UART1_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
61*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO05__UART1_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static iomux_v3_cfg_t const fec2_pads[] = {
65*4882a593Smuzhiyun 	MX6_PAD_ENET1_MDC__ENET2_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
66*4882a593Smuzhiyun 	MX6_PAD_ENET1_MDIO__ENET2_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
67*4882a593Smuzhiyun 	MX6_PAD_RGMII2_RX_CTL__ENET2_RX_EN | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
68*4882a593Smuzhiyun 	MX6_PAD_RGMII2_RD0__ENET2_RX_DATA_0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
69*4882a593Smuzhiyun 	MX6_PAD_RGMII2_RD1__ENET2_RX_DATA_1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
70*4882a593Smuzhiyun 	MX6_PAD_RGMII2_RD2__ENET2_RX_DATA_2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
71*4882a593Smuzhiyun 	MX6_PAD_RGMII2_RD3__ENET2_RX_DATA_3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
72*4882a593Smuzhiyun 	MX6_PAD_RGMII2_RXC__ENET2_RX_CLK | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
73*4882a593Smuzhiyun 	MX6_PAD_RGMII2_TX_CTL__ENET2_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
74*4882a593Smuzhiyun 	MX6_PAD_RGMII2_TD0__ENET2_TX_DATA_0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
75*4882a593Smuzhiyun 	MX6_PAD_RGMII2_TD1__ENET2_TX_DATA_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
76*4882a593Smuzhiyun 	MX6_PAD_RGMII2_TD2__ENET2_TX_DATA_2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
77*4882a593Smuzhiyun 	MX6_PAD_RGMII2_TD3__ENET2_TX_DATA_3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
78*4882a593Smuzhiyun 	MX6_PAD_RGMII2_TXC__ENET2_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
setup_iomux_uart(void)81*4882a593Smuzhiyun static void setup_iomux_uart(void)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
setup_fec(void)86*4882a593Smuzhiyun static int setup_fec(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Use 125MHz anatop loopback REF_CLK1 for ENET2 */
91*4882a593Smuzhiyun 	clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC2_MASK, 0);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	return enable_fec_anatop_clock(1, ENET_125MHZ);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)96*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	int ret;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(fec2_pads, ARRAY_SIZE(fec2_pads));
101*4882a593Smuzhiyun 	setup_fec();
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	ret = fecmxc_initialize_multi(bis, 1,
104*4882a593Smuzhiyun 		CONFIG_FEC_MXC_PHYADDR, IMX_FEC_BASE);
105*4882a593Smuzhiyun 	if (ret)
106*4882a593Smuzhiyun 		printf("FEC%d MXC: %s:failed\n", 1, __func__);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return ret;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)111*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	/*
114*4882a593Smuzhiyun 	 * Enable 1.8V(SEL_1P5_1P8_POS_REG) on
115*4882a593Smuzhiyun 	 * Phy control debug reg 0
116*4882a593Smuzhiyun 	 */
117*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
118*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x8);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* rgmii tx clock delay enable */
121*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
122*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (phydev->drv->config)
125*4882a593Smuzhiyun 		phydev->drv->config(phydev);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
power_init_board(void)130*4882a593Smuzhiyun int power_init_board(void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct udevice *dev;
133*4882a593Smuzhiyun 	int ret;
134*4882a593Smuzhiyun 	u32 dev_id, rev_id, i;
135*4882a593Smuzhiyun 	u32 switch_num = 6;
136*4882a593Smuzhiyun 	u32 offset = PFUZE100_SW1CMODE;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	ret = pmic_get("pfuze100", &dev);
139*4882a593Smuzhiyun 	if (ret == -ENODEV)
140*4882a593Smuzhiyun 		return 0;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (ret != 0)
143*4882a593Smuzhiyun 		return ret;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	dev_id = pmic_reg_read(dev, PFUZE100_DEVICEID);
146*4882a593Smuzhiyun 	rev_id = pmic_reg_read(dev, PFUZE100_REVID);
147*4882a593Smuzhiyun 	printf("PMIC: PFUZE100! DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Init mode to APS_PFM */
151*4882a593Smuzhiyun 	pmic_reg_write(dev, PFUZE100_SW1ABMODE, APS_PFM);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	for (i = 0; i < switch_num - 1; i++)
154*4882a593Smuzhiyun 		pmic_reg_write(dev, offset + i * SWITCH_SIZE, APS_PFM);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* set SW1AB staby volatage 0.975V */
157*4882a593Smuzhiyun 	pmic_clrsetbits(dev, PFUZE100_SW1ABSTBY, 0x3f, 0x1b);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
160*4882a593Smuzhiyun 	pmic_clrsetbits(dev, PFUZE100_SW1ABCONF, 0xc0, 0x40);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* set SW1C staby volatage 1.10V */
163*4882a593Smuzhiyun 	pmic_clrsetbits(dev, PFUZE100_SW1CSTBY, 0x3f, 0x20);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* set SW1C/VDDSOC step ramp up time to from 16us to 4us/25mV */
166*4882a593Smuzhiyun 	pmic_clrsetbits(dev, PFUZE100_SW1CCONF, 0xc0, 0x40);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
172*4882a593Smuzhiyun #define USB_OTHERREGS_OFFSET	0x800
173*4882a593Smuzhiyun #define UCTRL_PWR_POL		(1 << 9)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_otg_pads[] = {
176*4882a593Smuzhiyun 	/* OGT1 */
177*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO09__USB_OTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
178*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO10__ANATOP_OTG1_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
179*4882a593Smuzhiyun 	/* OTG2 */
180*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO12__USB_OTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
setup_usb(void)183*4882a593Smuzhiyun static void setup_usb(void)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
186*4882a593Smuzhiyun 					 ARRAY_SIZE(usb_otg_pads));
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
board_usb_phy_mode(int port)189*4882a593Smuzhiyun int board_usb_phy_mode(int port)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	if (port == 1)
192*4882a593Smuzhiyun 		return USB_INIT_HOST;
193*4882a593Smuzhiyun 	else
194*4882a593Smuzhiyun 		return usb_phy_mode(port);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
board_ehci_hcd_init(int port)197*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	u32 *usbnc_usb_ctrl;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (port > 1)
202*4882a593Smuzhiyun 		return -EINVAL;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
205*4882a593Smuzhiyun 				 port * 4);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* Set Power polarity */
208*4882a593Smuzhiyun 	setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun 
board_early_init_f(void)214*4882a593Smuzhiyun int board_early_init_f(void)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	setup_iomux_uart();
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define QSPI_PAD_CTRL1	\
224*4882a593Smuzhiyun 	(PAD_CTL_SRE_FAST | PAD_CTL_SPEED_HIGH | \
225*4882a593Smuzhiyun 	 PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_47K_UP | PAD_CTL_DSE_40ohm)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static iomux_v3_cfg_t const quadspi_pads[] = {
228*4882a593Smuzhiyun 	MX6_PAD_QSPI1A_SS0_B__QSPI1_A_SS0_B   | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
229*4882a593Smuzhiyun 	MX6_PAD_QSPI1A_SCLK__QSPI1_A_SCLK     | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
230*4882a593Smuzhiyun 	MX6_PAD_QSPI1A_DATA0__QSPI1_A_DATA_0  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
231*4882a593Smuzhiyun 	MX6_PAD_QSPI1A_DATA1__QSPI1_A_DATA_1  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
232*4882a593Smuzhiyun 	MX6_PAD_QSPI1A_DATA2__QSPI1_A_DATA_2  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
233*4882a593Smuzhiyun 	MX6_PAD_QSPI1A_DATA3__QSPI1_A_DATA_3  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
234*4882a593Smuzhiyun 	MX6_PAD_QSPI1B_SS0_B__QSPI1_B_SS0_B   | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
235*4882a593Smuzhiyun 	MX6_PAD_QSPI1B_SCLK__QSPI1_B_SCLK     | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
236*4882a593Smuzhiyun 	MX6_PAD_QSPI1B_DATA0__QSPI1_B_DATA_0  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
237*4882a593Smuzhiyun 	MX6_PAD_QSPI1B_DATA1__QSPI1_B_DATA_1  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
238*4882a593Smuzhiyun 	MX6_PAD_QSPI1B_DATA2__QSPI1_B_DATA_2  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
239*4882a593Smuzhiyun 	MX6_PAD_QSPI1B_DATA3__QSPI1_B_DATA_3  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
board_qspi_init(void)242*4882a593Smuzhiyun int board_qspi_init(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	/* Set the iomux */
245*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(quadspi_pads,
246*4882a593Smuzhiyun 					 ARRAY_SIZE(quadspi_pads));
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Set the clock */
249*4882a593Smuzhiyun 	enable_qspi_clk(0);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
256*4882a593Smuzhiyun iomux_v3_cfg_t gpmi_pads[] = {
257*4882a593Smuzhiyun 	MX6_PAD_NAND_CLE__RAWNAND_CLE		| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
258*4882a593Smuzhiyun 	MX6_PAD_NAND_ALE__RAWNAND_ALE		| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
259*4882a593Smuzhiyun 	MX6_PAD_NAND_WP_B__RAWNAND_WP_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
260*4882a593Smuzhiyun 	MX6_PAD_NAND_READY_B__RAWNAND_READY_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL0),
261*4882a593Smuzhiyun 	MX6_PAD_NAND_CE0_B__RAWNAND_CE0_B		| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
262*4882a593Smuzhiyun 	MX6_PAD_NAND_RE_B__RAWNAND_RE_B		| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
263*4882a593Smuzhiyun 	MX6_PAD_NAND_WE_B__RAWNAND_WE_B		| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
264*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA00__RAWNAND_DATA00	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
265*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA01__RAWNAND_DATA01	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
266*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA02__RAWNAND_DATA02	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
267*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA03__RAWNAND_DATA03	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
268*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA04__RAWNAND_DATA04	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
269*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA05__RAWNAND_DATA05	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
270*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA06__RAWNAND_DATA06	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
271*4882a593Smuzhiyun 	MX6_PAD_NAND_DATA07__RAWNAND_DATA07	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
setup_gpmi_nand(void)274*4882a593Smuzhiyun static void setup_gpmi_nand(void)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* config gpmi nand iomux */
279*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(gpmi_pads, ARRAY_SIZE(gpmi_pads));
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	setup_gpmi_io_clk((MXC_CCM_CS2CDR_QSPI2_CLK_PODF(0) |
282*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_QSPI2_CLK_PRED(3) |
283*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_QSPI2_CLK_SEL(3)));
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* enable apbh clock gating */
286*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun #endif
289*4882a593Smuzhiyun 
board_init(void)290*4882a593Smuzhiyun int board_init(void)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct gpio_desc desc;
293*4882a593Smuzhiyun 	int ret;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* Address of boot parameters */
296*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	ret = dm_gpio_lookup_name("gpio@30_4", &desc);
299*4882a593Smuzhiyun 	if (ret)
300*4882a593Smuzhiyun 		return ret;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	ret = dm_gpio_request(&desc, "cpu_per_rst_b");
303*4882a593Smuzhiyun 	if (ret)
304*4882a593Smuzhiyun 		return ret;
305*4882a593Smuzhiyun 	/* Reset CPU_PER_RST_B signal for enet phy and PCIE */
306*4882a593Smuzhiyun 	dm_gpio_set_dir_flags(&desc, GPIOD_IS_OUT);
307*4882a593Smuzhiyun 	udelay(500);
308*4882a593Smuzhiyun 	dm_gpio_set_value(&desc, 1);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	ret = dm_gpio_lookup_name("gpio@32_2", &desc);
311*4882a593Smuzhiyun 	if (ret)
312*4882a593Smuzhiyun 		return ret;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	ret = dm_gpio_request(&desc, "steer_enet");
315*4882a593Smuzhiyun 	if (ret)
316*4882a593Smuzhiyun 		return ret;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	dm_gpio_set_dir_flags(&desc, GPIOD_IS_OUT);
319*4882a593Smuzhiyun 	udelay(500);
320*4882a593Smuzhiyun 	/* Set steering signal to L for selecting B0 */
321*4882a593Smuzhiyun 	dm_gpio_set_value(&desc, 0);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
324*4882a593Smuzhiyun 	setup_usb();
325*4882a593Smuzhiyun #endif
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
328*4882a593Smuzhiyun 	board_qspi_init();
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
332*4882a593Smuzhiyun 	setup_gpmi_nand();
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
339*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
340*4882a593Smuzhiyun 	{"sda", MAKE_CFGVAL(0x42, 0x30, 0x00, 0x00)},
341*4882a593Smuzhiyun 	{"sdb", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
342*4882a593Smuzhiyun 	{"qspi1", MAKE_CFGVAL(0x10, 0x00, 0x00, 0x00)},
343*4882a593Smuzhiyun 	{"nand", MAKE_CFGVAL(0x82, 0x00, 0x00, 0x00)},
344*4882a593Smuzhiyun 	{NULL,	 0},
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun #endif
347*4882a593Smuzhiyun 
board_late_init(void)348*4882a593Smuzhiyun int board_late_init(void)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
351*4882a593Smuzhiyun 	add_board_boot_modes(board_boot_modes);
352*4882a593Smuzhiyun #endif
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
checkboard(void)357*4882a593Smuzhiyun int checkboard(void)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	puts("Board: MX6SX SABRE AUTO\n");
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return 0;
362*4882a593Smuzhiyun }
363