1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Fabio Estevam <fabio.estevam@freescale.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/iomux.h>
11*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
13*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
14*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
15*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
19*4882a593Smuzhiyun #include <asm/mach-imx/spi.h>
20*4882a593Smuzhiyun #include <asm/io.h>
21*4882a593Smuzhiyun #include <linux/sizes.h>
22*4882a593Smuzhiyun #include <common.h>
23*4882a593Smuzhiyun #include <fsl_esdhc.h>
24*4882a593Smuzhiyun #include <i2c.h>
25*4882a593Smuzhiyun #include <mmc.h>
26*4882a593Smuzhiyun #include <netdev.h>
27*4882a593Smuzhiyun #include <power/pmic.h>
28*4882a593Smuzhiyun #include <power/pfuze100_pmic.h>
29*4882a593Smuzhiyun #include "../common/pfuze.h"
30*4882a593Smuzhiyun #include <usb.h>
31*4882a593Smuzhiyun #include <usb/ehci-ci.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
36*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
37*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \
40*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
41*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
44*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
45*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
48*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
51*4882a593Smuzhiyun PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW |\
52*4882a593Smuzhiyun PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \
53*4882a593Smuzhiyun PAD_CTL_SRE_FAST)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define ETH_PHY_POWER IMX_GPIO_NR(4, 21)
56*4882a593Smuzhiyun
dram_init(void)57*4882a593Smuzhiyun int dram_init(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun gd->ram_size = imx_ddr_size();
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return 0;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
65*4882a593Smuzhiyun MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
66*4882a593Smuzhiyun MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
70*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc1_pads[] = {
71*4882a593Smuzhiyun /* 8 bit SD */
72*4882a593Smuzhiyun MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
73*4882a593Smuzhiyun MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
74*4882a593Smuzhiyun MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
75*4882a593Smuzhiyun MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
76*4882a593Smuzhiyun MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
77*4882a593Smuzhiyun MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
78*4882a593Smuzhiyun MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
79*4882a593Smuzhiyun MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
80*4882a593Smuzhiyun MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
81*4882a593Smuzhiyun MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*CD pin*/
84*4882a593Smuzhiyun MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
88*4882a593Smuzhiyun MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
89*4882a593Smuzhiyun MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
90*4882a593Smuzhiyun MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
91*4882a593Smuzhiyun MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
92*4882a593Smuzhiyun MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
93*4882a593Smuzhiyun MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*CD pin*/
96*4882a593Smuzhiyun MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL),
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc3_pads[] = {
100*4882a593Smuzhiyun MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
101*4882a593Smuzhiyun MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
102*4882a593Smuzhiyun MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
103*4882a593Smuzhiyun MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
104*4882a593Smuzhiyun MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
105*4882a593Smuzhiyun MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /*CD pin*/
108*4882a593Smuzhiyun MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL),
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun #endif
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static iomux_v3_cfg_t const fec_pads[] = {
113*4882a593Smuzhiyun MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
114*4882a593Smuzhiyun MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
115*4882a593Smuzhiyun MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
116*4882a593Smuzhiyun MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
117*4882a593Smuzhiyun MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
118*4882a593Smuzhiyun MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
119*4882a593Smuzhiyun MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
120*4882a593Smuzhiyun MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
121*4882a593Smuzhiyun MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
122*4882a593Smuzhiyun MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
123*4882a593Smuzhiyun MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
127*4882a593Smuzhiyun static iomux_v3_cfg_t ecspi1_pads[] = {
128*4882a593Smuzhiyun MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
129*4882a593Smuzhiyun MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
130*4882a593Smuzhiyun MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
131*4882a593Smuzhiyun MX6_PAD_ECSPI1_SS0__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
board_spi_cs_gpio(unsigned bus,unsigned cs)134*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
setup_spi(void)139*4882a593Smuzhiyun static void setup_spi(void)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun
setup_iomux_uart(void)145*4882a593Smuzhiyun static void setup_iomux_uart(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
setup_iomux_fec(void)150*4882a593Smuzhiyun static void setup_iomux_fec(void)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Power up LAN8720 PHY */
155*4882a593Smuzhiyun gpio_request(ETH_PHY_POWER, "eth_pwr");
156*4882a593Smuzhiyun gpio_direction_output(ETH_PHY_POWER , 1);
157*4882a593Smuzhiyun udelay(15000);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
board_mmc_get_env_dev(int devno)160*4882a593Smuzhiyun int board_mmc_get_env_dev(int devno)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun return devno;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #ifdef CONFIG_DM_PMIC_PFUZE100
power_init_board(void)166*4882a593Smuzhiyun int power_init_board(void)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct udevice *dev;
169*4882a593Smuzhiyun int ret;
170*4882a593Smuzhiyun u32 dev_id, rev_id, i;
171*4882a593Smuzhiyun u32 switch_num = 6;
172*4882a593Smuzhiyun u32 offset = PFUZE100_SW1CMODE;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun ret = pmic_get("pfuze100", &dev);
175*4882a593Smuzhiyun if (ret == -ENODEV)
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (ret != 0)
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun dev_id = pmic_reg_read(dev, PFUZE100_DEVICEID);
182*4882a593Smuzhiyun rev_id = pmic_reg_read(dev, PFUZE100_REVID);
183*4882a593Smuzhiyun printf("PMIC: PFUZE100! DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* set SW1AB staby volatage 0.975V */
186*4882a593Smuzhiyun pmic_clrsetbits(dev, PFUZE100_SW1ABSTBY, 0x3f, 0x1b);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
189*4882a593Smuzhiyun pmic_clrsetbits(dev, PFUZE100_SW1ABCONF, 0xc0, 0x40);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* set SW1C staby volatage 0.975V */
192*4882a593Smuzhiyun pmic_clrsetbits(dev, PFUZE100_SW1CSTBY, 0x3f, 0x1b);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* set SW1C/VDDSOC step ramp up time to from 16us to 4us/25mV */
195*4882a593Smuzhiyun pmic_clrsetbits(dev, PFUZE100_SW1CCONF, 0xc0, 0x40);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* Init mode to APS_PFM */
198*4882a593Smuzhiyun pmic_reg_write(dev, PFUZE100_SW1ABMODE, APS_PFM);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun for (i = 0; i < switch_num - 1; i++)
201*4882a593Smuzhiyun pmic_reg_write(dev, offset + i * SWITCH_SIZE, APS_PFM);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
board_eth_init(bd_t * bis)208*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun setup_iomux_fec();
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return cpu_eth_init(bis);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
setup_fec(void)215*4882a593Smuzhiyun static int setup_fec(void)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* clear gpr1[14], gpr1[18:17] to select anatop clock */
220*4882a593Smuzhiyun clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return enable_fec_anatop_clock(0, ENET_50MHZ);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
227*4882a593Smuzhiyun #define USB_OTHERREGS_OFFSET 0x800
228*4882a593Smuzhiyun #define UCTRL_PWR_POL (1 << 9)
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_otg_pads[] = {
231*4882a593Smuzhiyun /* OTG1 */
232*4882a593Smuzhiyun MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
233*4882a593Smuzhiyun MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL),
234*4882a593Smuzhiyun /* OTG2 */
235*4882a593Smuzhiyun MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
setup_usb(void)238*4882a593Smuzhiyun static void setup_usb(void)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
241*4882a593Smuzhiyun ARRAY_SIZE(usb_otg_pads));
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
board_usb_phy_mode(int port)244*4882a593Smuzhiyun int board_usb_phy_mode(int port)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun if (port == 1)
247*4882a593Smuzhiyun return USB_INIT_HOST;
248*4882a593Smuzhiyun else
249*4882a593Smuzhiyun return usb_phy_mode(port);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
board_ehci_hcd_init(int port)252*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun u32 *usbnc_usb_ctrl;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (port > 1)
257*4882a593Smuzhiyun return -EINVAL;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
260*4882a593Smuzhiyun port * 4);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Set Power polarity */
263*4882a593Smuzhiyun setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun #endif
268*4882a593Smuzhiyun
board_early_init_f(void)269*4882a593Smuzhiyun int board_early_init_f(void)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun setup_iomux_uart();
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
board_init(void)276*4882a593Smuzhiyun int board_init(void)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun /* address of boot parameters */
279*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
282*4882a593Smuzhiyun gpio_request(IMX_GPIO_NR(4, 11), "spi_cs");
283*4882a593Smuzhiyun setup_spi();
284*4882a593Smuzhiyun #endif
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
287*4882a593Smuzhiyun setup_fec();
288*4882a593Smuzhiyun #endif
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
291*4882a593Smuzhiyun setup_usb();
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
checkboard(void)297*4882a593Smuzhiyun int checkboard(void)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun puts("Board: MX6SLEVK\n");
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
305*4882a593Smuzhiyun #include <spl.h>
306*4882a593Smuzhiyun #include <linux/libfdt.h>
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun #define USDHC1_CD_GPIO IMX_GPIO_NR(4, 7)
309*4882a593Smuzhiyun #define USDHC2_CD_GPIO IMX_GPIO_NR(5, 0)
310*4882a593Smuzhiyun #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 22)
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[3] = {
313*4882a593Smuzhiyun {USDHC1_BASE_ADDR},
314*4882a593Smuzhiyun {USDHC2_BASE_ADDR, 0, 4},
315*4882a593Smuzhiyun {USDHC3_BASE_ADDR, 0, 4},
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)318*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
321*4882a593Smuzhiyun int ret = 0;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun switch (cfg->esdhc_base) {
324*4882a593Smuzhiyun case USDHC1_BASE_ADDR:
325*4882a593Smuzhiyun ret = !gpio_get_value(USDHC1_CD_GPIO);
326*4882a593Smuzhiyun break;
327*4882a593Smuzhiyun case USDHC2_BASE_ADDR:
328*4882a593Smuzhiyun ret = !gpio_get_value(USDHC2_CD_GPIO);
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun case USDHC3_BASE_ADDR:
331*4882a593Smuzhiyun ret = !gpio_get_value(USDHC3_CD_GPIO);
332*4882a593Smuzhiyun break;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)338*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct src *src_regs = (struct src *)SRC_BASE_ADDR;
341*4882a593Smuzhiyun u32 val;
342*4882a593Smuzhiyun u32 port;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun val = readl(&src_regs->sbmr1);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Boot from USDHC */
347*4882a593Smuzhiyun port = (val >> 11) & 0x3;
348*4882a593Smuzhiyun switch (port) {
349*4882a593Smuzhiyun case 0:
350*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usdhc1_pads,
351*4882a593Smuzhiyun ARRAY_SIZE(usdhc1_pads));
352*4882a593Smuzhiyun gpio_direction_input(USDHC1_CD_GPIO);
353*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR;
354*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun case 1:
357*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usdhc2_pads,
358*4882a593Smuzhiyun ARRAY_SIZE(usdhc2_pads));
359*4882a593Smuzhiyun gpio_direction_input(USDHC2_CD_GPIO);
360*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
361*4882a593Smuzhiyun usdhc_cfg[0].max_bus_width = 4;
362*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun case 2:
365*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usdhc3_pads,
366*4882a593Smuzhiyun ARRAY_SIZE(usdhc3_pads));
367*4882a593Smuzhiyun gpio_direction_input(USDHC3_CD_GPIO);
368*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
369*4882a593Smuzhiyun usdhc_cfg[0].max_bus_width = 4;
370*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
375*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun const struct mx6sl_iomux_ddr_regs mx6_ddr_ioregs = {
379*4882a593Smuzhiyun .dram_sdqs0 = 0x00003030,
380*4882a593Smuzhiyun .dram_sdqs1 = 0x00003030,
381*4882a593Smuzhiyun .dram_sdqs2 = 0x00003030,
382*4882a593Smuzhiyun .dram_sdqs3 = 0x00003030,
383*4882a593Smuzhiyun .dram_dqm0 = 0x00000030,
384*4882a593Smuzhiyun .dram_dqm1 = 0x00000030,
385*4882a593Smuzhiyun .dram_dqm2 = 0x00000030,
386*4882a593Smuzhiyun .dram_dqm3 = 0x00000030,
387*4882a593Smuzhiyun .dram_cas = 0x00000030,
388*4882a593Smuzhiyun .dram_ras = 0x00000030,
389*4882a593Smuzhiyun .dram_sdclk_0 = 0x00000028,
390*4882a593Smuzhiyun .dram_reset = 0x00000030,
391*4882a593Smuzhiyun .dram_sdba2 = 0x00000000,
392*4882a593Smuzhiyun .dram_odt0 = 0x00000008,
393*4882a593Smuzhiyun .dram_odt1 = 0x00000008,
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun const struct mx6sl_iomux_grp_regs mx6_grp_ioregs = {
397*4882a593Smuzhiyun .grp_b0ds = 0x00000030,
398*4882a593Smuzhiyun .grp_b1ds = 0x00000030,
399*4882a593Smuzhiyun .grp_b2ds = 0x00000030,
400*4882a593Smuzhiyun .grp_b3ds = 0x00000030,
401*4882a593Smuzhiyun .grp_addds = 0x00000030,
402*4882a593Smuzhiyun .grp_ctlds = 0x00000030,
403*4882a593Smuzhiyun .grp_ddrmode_ctl = 0x00020000,
404*4882a593Smuzhiyun .grp_ddrpke = 0x00000000,
405*4882a593Smuzhiyun .grp_ddrmode = 0x00020000,
406*4882a593Smuzhiyun .grp_ddr_type = 0x00080000,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun const struct mx6_mmdc_calibration mx6_mmcd_calib = {
410*4882a593Smuzhiyun .p0_mpdgctrl0 = 0x20000000,
411*4882a593Smuzhiyun .p0_mpdgctrl1 = 0x00000000,
412*4882a593Smuzhiyun .p0_mprddlctl = 0x4241444a,
413*4882a593Smuzhiyun .p0_mpwrdlctl = 0x3030312b,
414*4882a593Smuzhiyun .mpzqlp2ctl = 0x1b4700c7,
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun static struct mx6_lpddr2_cfg mem_ddr = {
418*4882a593Smuzhiyun .mem_speed = 800,
419*4882a593Smuzhiyun .density = 4,
420*4882a593Smuzhiyun .width = 32,
421*4882a593Smuzhiyun .banks = 8,
422*4882a593Smuzhiyun .rowaddr = 14,
423*4882a593Smuzhiyun .coladdr = 10,
424*4882a593Smuzhiyun .trcd_lp = 2000,
425*4882a593Smuzhiyun .trppb_lp = 2000,
426*4882a593Smuzhiyun .trpab_lp = 2250,
427*4882a593Smuzhiyun .trasmin = 4200,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
ccgr_init(void)430*4882a593Smuzhiyun static void ccgr_init(void)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR0);
435*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR1);
436*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR2);
437*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR3);
438*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR4);
439*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR5);
440*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR6);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun writel(0x00260324, &ccm->cbcmr);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
spl_dram_init(void)445*4882a593Smuzhiyun static void spl_dram_init(void)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun struct mx6_ddr_sysinfo sysinfo = {
448*4882a593Smuzhiyun .dsize = mem_ddr.width / 32,
449*4882a593Smuzhiyun .cs_density = 20,
450*4882a593Smuzhiyun .ncs = 2,
451*4882a593Smuzhiyun .cs1_mirror = 0,
452*4882a593Smuzhiyun .walat = 0,
453*4882a593Smuzhiyun .ralat = 2,
454*4882a593Smuzhiyun .mif3_mode = 3,
455*4882a593Smuzhiyun .bi_on = 1,
456*4882a593Smuzhiyun .rtt_wr = 0, /* LPDDR2 does not need rtt_wr rtt_nom */
457*4882a593Smuzhiyun .rtt_nom = 0,
458*4882a593Smuzhiyun .sde_to_rst = 0, /* LPDDR2 does not need this field */
459*4882a593Smuzhiyun .rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */
460*4882a593Smuzhiyun .ddr_type = DDR_TYPE_LPDDR2,
461*4882a593Smuzhiyun .refsel = 0, /* Refresh cycles at 64KHz */
462*4882a593Smuzhiyun .refr = 3, /* 4 refresh commands per refresh cycle */
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun mx6sl_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
465*4882a593Smuzhiyun mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
board_init_f(ulong dummy)468*4882a593Smuzhiyun void board_init_f(ulong dummy)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun /* setup AIPS and disable watchdog */
471*4882a593Smuzhiyun arch_cpu_init();
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun ccgr_init();
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* iomux and setup of i2c */
476*4882a593Smuzhiyun board_early_init_f();
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* setup GP timer */
479*4882a593Smuzhiyun timer_init();
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* UART clocks enabled and gd valid - init serial console */
482*4882a593Smuzhiyun preloader_console_init();
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* DDR initialization */
485*4882a593Smuzhiyun spl_dram_init();
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* Clear the BSS. */
488*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* load/boot image from boot device */
491*4882a593Smuzhiyun board_init_r(NULL, 0);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun #endif
494