1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Fabio Estevam <fabio.estevam@freescale.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
11*4882a593Smuzhiyun #include <asm/arch/iomux.h>
12*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
19*4882a593Smuzhiyun #include <mmc.h>
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #include <miiphy.h>
22*4882a593Smuzhiyun #include <netdev.h>
23*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
24*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
27*4882a593Smuzhiyun #include <i2c.h>
28*4882a593Smuzhiyun #include <power/pmic.h>
29*4882a593Smuzhiyun #include <power/pfuze100_pmic.h>
30*4882a593Smuzhiyun #include "../common/pfuze.h"
31*4882a593Smuzhiyun #include <usb.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
36*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
37*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
40*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
41*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
44*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
47*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
50*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
51*4882a593Smuzhiyun PAD_CTL_ODE | PAD_CTL_SRE_FAST)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define I2C_PMIC 1
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define DISP0_PWR_EN IMX_GPIO_NR(1, 21)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define KEY_VOL_UP IMX_GPIO_NR(1, 4)
60*4882a593Smuzhiyun
dram_init(void)61*4882a593Smuzhiyun int dram_init(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun gd->ram_size = imx_ddr_size();
64*4882a593Smuzhiyun return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
68*4882a593Smuzhiyun IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
69*4882a593Smuzhiyun IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static iomux_v3_cfg_t const enet_pads[] = {
73*4882a593Smuzhiyun IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
74*4882a593Smuzhiyun IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
75*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
76*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
77*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
78*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
79*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
80*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
81*4882a593Smuzhiyun IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL)),
82*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
83*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
84*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
85*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
86*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
87*4882a593Smuzhiyun IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
88*4882a593Smuzhiyun /* AR8031 PHY Reset */
89*4882a593Smuzhiyun IOMUX_PADS(PAD_ENET_CRS_DV__GPIO1_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL)),
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
setup_iomux_enet(void)92*4882a593Smuzhiyun static void setup_iomux_enet(void)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun SETUP_IOMUX_PADS(enet_pads);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Reset AR8031 PHY */
97*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
98*4882a593Smuzhiyun mdelay(10);
99*4882a593Smuzhiyun gpio_set_value(IMX_GPIO_NR(1, 25), 1);
100*4882a593Smuzhiyun udelay(100);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
104*4882a593Smuzhiyun IOMUX_PADS(PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
105*4882a593Smuzhiyun IOMUX_PADS(PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
106*4882a593Smuzhiyun IOMUX_PADS(PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
107*4882a593Smuzhiyun IOMUX_PADS(PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
108*4882a593Smuzhiyun IOMUX_PADS(PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
109*4882a593Smuzhiyun IOMUX_PADS(PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
110*4882a593Smuzhiyun IOMUX_PADS(PAD_NANDF_D4__SD2_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
111*4882a593Smuzhiyun IOMUX_PADS(PAD_NANDF_D5__SD2_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
112*4882a593Smuzhiyun IOMUX_PADS(PAD_NANDF_D6__SD2_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
113*4882a593Smuzhiyun IOMUX_PADS(PAD_NANDF_D7__SD2_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
114*4882a593Smuzhiyun IOMUX_PADS(PAD_NANDF_D2__GPIO2_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* CD */
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc3_pads[] = {
118*4882a593Smuzhiyun IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
119*4882a593Smuzhiyun IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
120*4882a593Smuzhiyun IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
121*4882a593Smuzhiyun IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
122*4882a593Smuzhiyun IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
123*4882a593Smuzhiyun IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
124*4882a593Smuzhiyun IOMUX_PADS(PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
125*4882a593Smuzhiyun IOMUX_PADS(PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
126*4882a593Smuzhiyun IOMUX_PADS(PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
127*4882a593Smuzhiyun IOMUX_PADS(PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
128*4882a593Smuzhiyun IOMUX_PADS(PAD_NANDF_D0__GPIO2_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* CD */
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc4_pads[] = {
132*4882a593Smuzhiyun IOMUX_PADS(PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
133*4882a593Smuzhiyun IOMUX_PADS(PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
134*4882a593Smuzhiyun IOMUX_PADS(PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
135*4882a593Smuzhiyun IOMUX_PADS(PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
136*4882a593Smuzhiyun IOMUX_PADS(PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
137*4882a593Smuzhiyun IOMUX_PADS(PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
138*4882a593Smuzhiyun IOMUX_PADS(PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
139*4882a593Smuzhiyun IOMUX_PADS(PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
140*4882a593Smuzhiyun IOMUX_PADS(PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
141*4882a593Smuzhiyun IOMUX_PADS(PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static iomux_v3_cfg_t const ecspi1_pads[] = {
145*4882a593Smuzhiyun IOMUX_PADS(PAD_KEY_COL0__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL)),
146*4882a593Smuzhiyun IOMUX_PADS(PAD_KEY_COL1__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL)),
147*4882a593Smuzhiyun IOMUX_PADS(PAD_KEY_ROW0__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL)),
148*4882a593Smuzhiyun IOMUX_PADS(PAD_KEY_ROW1__GPIO4_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static iomux_v3_cfg_t const rgb_pads[] = {
152*4882a593Smuzhiyun IOMUX_PADS(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK | MUX_PAD_CTRL(NO_PAD_CTRL)),
153*4882a593Smuzhiyun IOMUX_PADS(PAD_DI0_PIN15__IPU1_DI0_PIN15 | MUX_PAD_CTRL(NO_PAD_CTRL)),
154*4882a593Smuzhiyun IOMUX_PADS(PAD_DI0_PIN2__IPU1_DI0_PIN02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
155*4882a593Smuzhiyun IOMUX_PADS(PAD_DI0_PIN3__IPU1_DI0_PIN03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
156*4882a593Smuzhiyun IOMUX_PADS(PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
157*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT0__IPU1_DISP0_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
158*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT1__IPU1_DISP0_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
159*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT2__IPU1_DISP0_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
160*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT3__IPU1_DISP0_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
161*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT4__IPU1_DISP0_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
162*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT5__IPU1_DISP0_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
163*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT6__IPU1_DISP0_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
164*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT7__IPU1_DISP0_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
165*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT8__IPU1_DISP0_DATA08 | MUX_PAD_CTRL(NO_PAD_CTRL)),
166*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT9__IPU1_DISP0_DATA09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
167*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT10__IPU1_DISP0_DATA10 | MUX_PAD_CTRL(NO_PAD_CTRL)),
168*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT11__IPU1_DISP0_DATA11 | MUX_PAD_CTRL(NO_PAD_CTRL)),
169*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT12__IPU1_DISP0_DATA12 | MUX_PAD_CTRL(NO_PAD_CTRL)),
170*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT13__IPU1_DISP0_DATA13 | MUX_PAD_CTRL(NO_PAD_CTRL)),
171*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT14__IPU1_DISP0_DATA14 | MUX_PAD_CTRL(NO_PAD_CTRL)),
172*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT15__IPU1_DISP0_DATA15 | MUX_PAD_CTRL(NO_PAD_CTRL)),
173*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT16__IPU1_DISP0_DATA16 | MUX_PAD_CTRL(NO_PAD_CTRL)),
174*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT17__IPU1_DISP0_DATA17 | MUX_PAD_CTRL(NO_PAD_CTRL)),
175*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT18__IPU1_DISP0_DATA18 | MUX_PAD_CTRL(NO_PAD_CTRL)),
176*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT19__IPU1_DISP0_DATA19 | MUX_PAD_CTRL(NO_PAD_CTRL)),
177*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT20__IPU1_DISP0_DATA20 | MUX_PAD_CTRL(NO_PAD_CTRL)),
178*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT21__IPU1_DISP0_DATA21 | MUX_PAD_CTRL(NO_PAD_CTRL)),
179*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT22__IPU1_DISP0_DATA22 | MUX_PAD_CTRL(NO_PAD_CTRL)),
180*4882a593Smuzhiyun IOMUX_PADS(PAD_DISP0_DAT23__IPU1_DISP0_DATA23 | MUX_PAD_CTRL(NO_PAD_CTRL)),
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static iomux_v3_cfg_t const bl_pads[] = {
184*4882a593Smuzhiyun IOMUX_PADS(PAD_SD1_DAT3__GPIO1_IO21 | MUX_PAD_CTRL(NO_PAD_CTRL)),
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
enable_backlight(void)187*4882a593Smuzhiyun static void enable_backlight(void)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun SETUP_IOMUX_PADS(bl_pads);
190*4882a593Smuzhiyun gpio_direction_output(DISP0_PWR_EN, 1);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
enable_rgb(struct display_info_t const * dev)193*4882a593Smuzhiyun static void enable_rgb(struct display_info_t const *dev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun SETUP_IOMUX_PADS(rgb_pads);
196*4882a593Smuzhiyun enable_backlight();
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
enable_lvds(struct display_info_t const * dev)199*4882a593Smuzhiyun static void enable_lvds(struct display_info_t const *dev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun enable_backlight();
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static struct i2c_pads_info mx6q_i2c_pad_info1 = {
205*4882a593Smuzhiyun .scl = {
206*4882a593Smuzhiyun .i2c_mode = MX6Q_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
207*4882a593Smuzhiyun .gpio_mode = MX6Q_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
208*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 12)
209*4882a593Smuzhiyun },
210*4882a593Smuzhiyun .sda = {
211*4882a593Smuzhiyun .i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
212*4882a593Smuzhiyun .gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
213*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 13)
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static struct i2c_pads_info mx6dl_i2c_pad_info1 = {
218*4882a593Smuzhiyun .scl = {
219*4882a593Smuzhiyun .i2c_mode = MX6DL_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
220*4882a593Smuzhiyun .gpio_mode = MX6DL_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
221*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 12)
222*4882a593Smuzhiyun },
223*4882a593Smuzhiyun .sda = {
224*4882a593Smuzhiyun .i2c_mode = MX6DL_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
225*4882a593Smuzhiyun .gpio_mode = MX6DL_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
226*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 13)
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
setup_spi(void)230*4882a593Smuzhiyun static void setup_spi(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun SETUP_IOMUX_PADS(ecspi1_pads);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun iomux_v3_cfg_t const pcie_pads[] = {
236*4882a593Smuzhiyun IOMUX_PADS(PAD_EIM_D19__GPIO3_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* POWER */
237*4882a593Smuzhiyun IOMUX_PADS(PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* RESET */
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
setup_pcie(void)240*4882a593Smuzhiyun static void setup_pcie(void)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun SETUP_IOMUX_PADS(pcie_pads);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun iomux_v3_cfg_t const di0_pads[] = {
246*4882a593Smuzhiyun IOMUX_PADS(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK), /* DISP0_CLK */
247*4882a593Smuzhiyun IOMUX_PADS(PAD_DI0_PIN2__IPU1_DI0_PIN02), /* DISP0_HSYNC */
248*4882a593Smuzhiyun IOMUX_PADS(PAD_DI0_PIN3__IPU1_DI0_PIN03), /* DISP0_VSYNC */
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
setup_iomux_uart(void)251*4882a593Smuzhiyun static void setup_iomux_uart(void)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun SETUP_IOMUX_PADS(uart1_pads);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
257*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[3] = {
258*4882a593Smuzhiyun {USDHC2_BASE_ADDR},
259*4882a593Smuzhiyun {USDHC3_BASE_ADDR},
260*4882a593Smuzhiyun {USDHC4_BASE_ADDR},
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun #define USDHC2_CD_GPIO IMX_GPIO_NR(2, 2)
264*4882a593Smuzhiyun #define USDHC3_CD_GPIO IMX_GPIO_NR(2, 0)
265*4882a593Smuzhiyun
board_mmc_get_env_dev(int devno)266*4882a593Smuzhiyun int board_mmc_get_env_dev(int devno)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun return devno - 1;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)271*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
274*4882a593Smuzhiyun int ret = 0;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun switch (cfg->esdhc_base) {
277*4882a593Smuzhiyun case USDHC2_BASE_ADDR:
278*4882a593Smuzhiyun ret = !gpio_get_value(USDHC2_CD_GPIO);
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun case USDHC3_BASE_ADDR:
281*4882a593Smuzhiyun ret = !gpio_get_value(USDHC3_CD_GPIO);
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun case USDHC4_BASE_ADDR:
284*4882a593Smuzhiyun ret = 1; /* eMMC/uSDHC4 is always present */
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return ret;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)291*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
294*4882a593Smuzhiyun int ret;
295*4882a593Smuzhiyun int i;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * According to the board_mmc_init() the following map is done:
299*4882a593Smuzhiyun * (U-Boot device node) (Physical Port)
300*4882a593Smuzhiyun * mmc0 SD2
301*4882a593Smuzhiyun * mmc1 SD3
302*4882a593Smuzhiyun * mmc2 eMMC
303*4882a593Smuzhiyun */
304*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
305*4882a593Smuzhiyun switch (i) {
306*4882a593Smuzhiyun case 0:
307*4882a593Smuzhiyun SETUP_IOMUX_PADS(usdhc2_pads);
308*4882a593Smuzhiyun gpio_direction_input(USDHC2_CD_GPIO);
309*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun case 1:
312*4882a593Smuzhiyun SETUP_IOMUX_PADS(usdhc3_pads);
313*4882a593Smuzhiyun gpio_direction_input(USDHC3_CD_GPIO);
314*4882a593Smuzhiyun usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun case 2:
317*4882a593Smuzhiyun SETUP_IOMUX_PADS(usdhc4_pads);
318*4882a593Smuzhiyun usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun default:
321*4882a593Smuzhiyun printf("Warning: you configured more USDHC controllers"
322*4882a593Smuzhiyun "(%d) then supported by the board (%d)\n",
323*4882a593Smuzhiyun i + 1, CONFIG_SYS_FSL_USDHC_NUM);
324*4882a593Smuzhiyun return -EINVAL;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
328*4882a593Smuzhiyun if (ret)
329*4882a593Smuzhiyun return ret;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun #else
334*4882a593Smuzhiyun struct src *psrc = (struct src *)SRC_BASE_ADDR;
335*4882a593Smuzhiyun unsigned reg = readl(&psrc->sbmr1) >> 11;
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * Upon reading BOOT_CFG register the following map is done:
338*4882a593Smuzhiyun * Bit 11 and 12 of BOOT_CFG register can determine the current
339*4882a593Smuzhiyun * mmc port
340*4882a593Smuzhiyun * 0x1 SD1
341*4882a593Smuzhiyun * 0x2 SD2
342*4882a593Smuzhiyun * 0x3 SD4
343*4882a593Smuzhiyun */
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun switch (reg & 0x3) {
346*4882a593Smuzhiyun case 0x1:
347*4882a593Smuzhiyun SETUP_IOMUX_PADS(usdhc2_pads);
348*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
349*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
350*4882a593Smuzhiyun gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
351*4882a593Smuzhiyun break;
352*4882a593Smuzhiyun case 0x2:
353*4882a593Smuzhiyun SETUP_IOMUX_PADS(usdhc3_pads);
354*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
355*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
356*4882a593Smuzhiyun gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
357*4882a593Smuzhiyun break;
358*4882a593Smuzhiyun case 0x3:
359*4882a593Smuzhiyun SETUP_IOMUX_PADS(usdhc4_pads);
360*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC4_BASE_ADDR;
361*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
362*4882a593Smuzhiyun gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
367*4882a593Smuzhiyun #endif
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun #endif
370*4882a593Smuzhiyun
ar8031_phy_fixup(struct phy_device * phydev)371*4882a593Smuzhiyun static int ar8031_phy_fixup(struct phy_device *phydev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun unsigned short val;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
376*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
377*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
378*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
381*4882a593Smuzhiyun val &= 0xffe3;
382*4882a593Smuzhiyun val |= 0x18;
383*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* introduce tx clock delay */
386*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
387*4882a593Smuzhiyun val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
388*4882a593Smuzhiyun val |= 0x0100;
389*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return 0;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)394*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun ar8031_phy_fixup(phydev);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (phydev->drv->config)
399*4882a593Smuzhiyun phydev->drv->config(phydev);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
disable_lvds(struct display_info_t const * dev)405*4882a593Smuzhiyun static void disable_lvds(struct display_info_t const *dev)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun int reg = readl(&iomux->gpr[2]);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun reg &= ~(IOMUXC_GPR2_LVDS_CH0_MODE_MASK |
412*4882a593Smuzhiyun IOMUXC_GPR2_LVDS_CH1_MODE_MASK);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun writel(reg, &iomux->gpr[2]);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
do_enable_hdmi(struct display_info_t const * dev)417*4882a593Smuzhiyun static void do_enable_hdmi(struct display_info_t const *dev)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun disable_lvds(dev);
420*4882a593Smuzhiyun imx_enable_hdmi_phy();
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun struct display_info_t const displays[] = {{
424*4882a593Smuzhiyun .bus = -1,
425*4882a593Smuzhiyun .addr = 0,
426*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB666,
427*4882a593Smuzhiyun .detect = NULL,
428*4882a593Smuzhiyun .enable = enable_lvds,
429*4882a593Smuzhiyun .mode = {
430*4882a593Smuzhiyun .name = "Hannstar-XGA",
431*4882a593Smuzhiyun .refresh = 60,
432*4882a593Smuzhiyun .xres = 1024,
433*4882a593Smuzhiyun .yres = 768,
434*4882a593Smuzhiyun .pixclock = 15384,
435*4882a593Smuzhiyun .left_margin = 160,
436*4882a593Smuzhiyun .right_margin = 24,
437*4882a593Smuzhiyun .upper_margin = 29,
438*4882a593Smuzhiyun .lower_margin = 3,
439*4882a593Smuzhiyun .hsync_len = 136,
440*4882a593Smuzhiyun .vsync_len = 6,
441*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
442*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
443*4882a593Smuzhiyun } }, {
444*4882a593Smuzhiyun .bus = -1,
445*4882a593Smuzhiyun .addr = 0,
446*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
447*4882a593Smuzhiyun .detect = detect_hdmi,
448*4882a593Smuzhiyun .enable = do_enable_hdmi,
449*4882a593Smuzhiyun .mode = {
450*4882a593Smuzhiyun .name = "HDMI",
451*4882a593Smuzhiyun .refresh = 60,
452*4882a593Smuzhiyun .xres = 1024,
453*4882a593Smuzhiyun .yres = 768,
454*4882a593Smuzhiyun .pixclock = 15384,
455*4882a593Smuzhiyun .left_margin = 160,
456*4882a593Smuzhiyun .right_margin = 24,
457*4882a593Smuzhiyun .upper_margin = 29,
458*4882a593Smuzhiyun .lower_margin = 3,
459*4882a593Smuzhiyun .hsync_len = 136,
460*4882a593Smuzhiyun .vsync_len = 6,
461*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
462*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
463*4882a593Smuzhiyun } }, {
464*4882a593Smuzhiyun .bus = 0,
465*4882a593Smuzhiyun .addr = 0,
466*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
467*4882a593Smuzhiyun .detect = NULL,
468*4882a593Smuzhiyun .enable = enable_rgb,
469*4882a593Smuzhiyun .mode = {
470*4882a593Smuzhiyun .name = "SEIKO-WVGA",
471*4882a593Smuzhiyun .refresh = 60,
472*4882a593Smuzhiyun .xres = 800,
473*4882a593Smuzhiyun .yres = 480,
474*4882a593Smuzhiyun .pixclock = 29850,
475*4882a593Smuzhiyun .left_margin = 89,
476*4882a593Smuzhiyun .right_margin = 164,
477*4882a593Smuzhiyun .upper_margin = 23,
478*4882a593Smuzhiyun .lower_margin = 10,
479*4882a593Smuzhiyun .hsync_len = 10,
480*4882a593Smuzhiyun .vsync_len = 10,
481*4882a593Smuzhiyun .sync = 0,
482*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
483*4882a593Smuzhiyun } } };
484*4882a593Smuzhiyun size_t display_count = ARRAY_SIZE(displays);
485*4882a593Smuzhiyun
setup_display(void)486*4882a593Smuzhiyun static void setup_display(void)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
489*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
490*4882a593Smuzhiyun int reg;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Setup HSYNC, VSYNC, DISP_CLK for debugging purposes */
493*4882a593Smuzhiyun SETUP_IOMUX_PADS(di0_pads);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun enable_ipu_clock();
496*4882a593Smuzhiyun imx_setup_hdmi();
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Turn on LDB0, LDB1, IPU,IPU DI0 clocks */
499*4882a593Smuzhiyun reg = readl(&mxc_ccm->CCGR3);
500*4882a593Smuzhiyun reg |= MXC_CCM_CCGR3_LDB_DI0_MASK | MXC_CCM_CCGR3_LDB_DI1_MASK;
501*4882a593Smuzhiyun writel(reg, &mxc_ccm->CCGR3);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* set LDB0, LDB1 clk select to 011/011 */
504*4882a593Smuzhiyun reg = readl(&mxc_ccm->cs2cdr);
505*4882a593Smuzhiyun reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
506*4882a593Smuzhiyun | MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
507*4882a593Smuzhiyun reg |= (3 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
508*4882a593Smuzhiyun | (3 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
509*4882a593Smuzhiyun writel(reg, &mxc_ccm->cs2cdr);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun reg = readl(&mxc_ccm->cscmr2);
512*4882a593Smuzhiyun reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV | MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV;
513*4882a593Smuzhiyun writel(reg, &mxc_ccm->cscmr2);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun reg = readl(&mxc_ccm->chsccdr);
516*4882a593Smuzhiyun reg |= (CHSCCDR_CLK_SEL_LDB_DI0
517*4882a593Smuzhiyun << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
518*4882a593Smuzhiyun reg |= (CHSCCDR_CLK_SEL_LDB_DI0
519*4882a593Smuzhiyun << MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET);
520*4882a593Smuzhiyun writel(reg, &mxc_ccm->chsccdr);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
523*4882a593Smuzhiyun | IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW
524*4882a593Smuzhiyun | IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
525*4882a593Smuzhiyun | IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
526*4882a593Smuzhiyun | IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
527*4882a593Smuzhiyun | IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
528*4882a593Smuzhiyun | IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
529*4882a593Smuzhiyun | IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED
530*4882a593Smuzhiyun | IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0;
531*4882a593Smuzhiyun writel(reg, &iomux->gpr[2]);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun reg = readl(&iomux->gpr[3]);
534*4882a593Smuzhiyun reg = (reg & ~(IOMUXC_GPR3_LVDS1_MUX_CTL_MASK
535*4882a593Smuzhiyun | IOMUXC_GPR3_HDMI_MUX_CTL_MASK))
536*4882a593Smuzhiyun | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
537*4882a593Smuzhiyun << IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET);
538*4882a593Smuzhiyun writel(reg, &iomux->gpr[3]);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_IPUV3 */
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /*
543*4882a593Smuzhiyun * Do not overwrite the console
544*4882a593Smuzhiyun * Use always serial for U-Boot console
545*4882a593Smuzhiyun */
overwrite_console(void)546*4882a593Smuzhiyun int overwrite_console(void)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun return 1;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
board_eth_init(bd_t * bis)551*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun setup_iomux_enet();
554*4882a593Smuzhiyun setup_pcie();
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun return cpu_eth_init(bis);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
560*4882a593Smuzhiyun #define USB_OTHERREGS_OFFSET 0x800
561*4882a593Smuzhiyun #define UCTRL_PWR_POL (1 << 9)
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_otg_pads[] = {
564*4882a593Smuzhiyun IOMUX_PADS(PAD_EIM_D22__USB_OTG_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)),
565*4882a593Smuzhiyun IOMUX_PADS(PAD_ENET_RX_ER__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL)),
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_hc1_pads[] = {
569*4882a593Smuzhiyun IOMUX_PADS(PAD_ENET_TXD1__GPIO1_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun
setup_usb(void)572*4882a593Smuzhiyun static void setup_usb(void)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun SETUP_IOMUX_PADS(usb_otg_pads);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /*
577*4882a593Smuzhiyun * set daisy chain for otg_pin_id on 6q.
578*4882a593Smuzhiyun * for 6dl, this bit is reserved
579*4882a593Smuzhiyun */
580*4882a593Smuzhiyun imx_iomux_set_gpr_register(1, 13, 1, 0);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun SETUP_IOMUX_PADS(usb_hc1_pads);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
board_ehci_hcd_init(int port)585*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun u32 *usbnc_usb_ctrl;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (port > 1)
590*4882a593Smuzhiyun return -EINVAL;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
593*4882a593Smuzhiyun port * 4);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
board_ehci_power(int port,int on)600*4882a593Smuzhiyun int board_ehci_power(int port, int on)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun switch (port) {
603*4882a593Smuzhiyun case 0:
604*4882a593Smuzhiyun break;
605*4882a593Smuzhiyun case 1:
606*4882a593Smuzhiyun if (on)
607*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(1, 29), 1);
608*4882a593Smuzhiyun else
609*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(1, 29), 0);
610*4882a593Smuzhiyun break;
611*4882a593Smuzhiyun default:
612*4882a593Smuzhiyun printf("MXC USB port %d not yet supported\n", port);
613*4882a593Smuzhiyun return -EINVAL;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun return 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun #endif
619*4882a593Smuzhiyun
board_early_init_f(void)620*4882a593Smuzhiyun int board_early_init_f(void)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun setup_iomux_uart();
623*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
624*4882a593Smuzhiyun setup_display();
625*4882a593Smuzhiyun #endif
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun return 0;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
board_init(void)630*4882a593Smuzhiyun int board_init(void)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun /* address of boot parameters */
633*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
636*4882a593Smuzhiyun setup_spi();
637*4882a593Smuzhiyun #endif
638*4882a593Smuzhiyun if (is_mx6dq() || is_mx6dqp())
639*4882a593Smuzhiyun setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c_pad_info1);
640*4882a593Smuzhiyun else
641*4882a593Smuzhiyun setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c_pad_info1);
642*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
643*4882a593Smuzhiyun setup_usb();
644*4882a593Smuzhiyun #endif
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun return 0;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
power_init_board(void)649*4882a593Smuzhiyun int power_init_board(void)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun struct pmic *p;
652*4882a593Smuzhiyun unsigned int reg;
653*4882a593Smuzhiyun int ret;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun p = pfuze_common_init(I2C_PMIC);
656*4882a593Smuzhiyun if (!p)
657*4882a593Smuzhiyun return -ENODEV;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun ret = pfuze_mode_init(p, APS_PFM);
660*4882a593Smuzhiyun if (ret < 0)
661*4882a593Smuzhiyun return ret;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* Increase VGEN3 from 2.5 to 2.8V */
664*4882a593Smuzhiyun pmic_reg_read(p, PFUZE100_VGEN3VOL, ®);
665*4882a593Smuzhiyun reg &= ~LDO_VOL_MASK;
666*4882a593Smuzhiyun reg |= LDOB_2_80V;
667*4882a593Smuzhiyun pmic_reg_write(p, PFUZE100_VGEN3VOL, reg);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* Increase VGEN5 from 2.8 to 3V */
670*4882a593Smuzhiyun pmic_reg_read(p, PFUZE100_VGEN5VOL, ®);
671*4882a593Smuzhiyun reg &= ~LDO_VOL_MASK;
672*4882a593Smuzhiyun reg |= LDOB_3_00V;
673*4882a593Smuzhiyun pmic_reg_write(p, PFUZE100_VGEN5VOL, reg);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun return 0;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
board_spi_cs_gpio(unsigned bus,unsigned cs)679*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 9)) : -1;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun #endif
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
686*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
687*4882a593Smuzhiyun /* 4 bit bus width */
688*4882a593Smuzhiyun {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
689*4882a593Smuzhiyun {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
690*4882a593Smuzhiyun /* 8 bit bus width */
691*4882a593Smuzhiyun {"emmc", MAKE_CFGVAL(0x60, 0x58, 0x00, 0x00)},
692*4882a593Smuzhiyun {NULL, 0},
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun #endif
695*4882a593Smuzhiyun
board_late_init(void)696*4882a593Smuzhiyun int board_late_init(void)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
699*4882a593Smuzhiyun add_board_boot_modes(board_boot_modes);
700*4882a593Smuzhiyun #endif
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
703*4882a593Smuzhiyun env_set("board_name", "SABRESD");
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (is_mx6dqp())
706*4882a593Smuzhiyun env_set("board_rev", "MX6QP");
707*4882a593Smuzhiyun else if (is_mx6dq())
708*4882a593Smuzhiyun env_set("board_rev", "MX6Q");
709*4882a593Smuzhiyun else if (is_mx6sdl())
710*4882a593Smuzhiyun env_set("board_rev", "MX6DL");
711*4882a593Smuzhiyun #endif
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun return 0;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
checkboard(void)716*4882a593Smuzhiyun int checkboard(void)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun puts("Board: MX6-SabreSD\n");
719*4882a593Smuzhiyun return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
723*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
724*4882a593Smuzhiyun #include <spl.h>
725*4882a593Smuzhiyun #include <linux/libfdt.h>
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)728*4882a593Smuzhiyun int spl_start_uboot(void)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun gpio_direction_input(KEY_VOL_UP);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* Only enter in Falcon mode if KEY_VOL_UP is pressed */
733*4882a593Smuzhiyun return gpio_get_value(KEY_VOL_UP);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun #endif
736*4882a593Smuzhiyun
ccgr_init(void)737*4882a593Smuzhiyun static void ccgr_init(void)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun writel(0x00C03F3F, &ccm->CCGR0);
742*4882a593Smuzhiyun writel(0x0030FC03, &ccm->CCGR1);
743*4882a593Smuzhiyun writel(0x0FFFC000, &ccm->CCGR2);
744*4882a593Smuzhiyun writel(0x3FF00000, &ccm->CCGR3);
745*4882a593Smuzhiyun writel(0x00FFF300, &ccm->CCGR4);
746*4882a593Smuzhiyun writel(0x0F0000C3, &ccm->CCGR5);
747*4882a593Smuzhiyun writel(0x000003FF, &ccm->CCGR6);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun static int mx6q_dcd_table[] = {
751*4882a593Smuzhiyun 0x020e0798, 0x000C0000,
752*4882a593Smuzhiyun 0x020e0758, 0x00000000,
753*4882a593Smuzhiyun 0x020e0588, 0x00000030,
754*4882a593Smuzhiyun 0x020e0594, 0x00000030,
755*4882a593Smuzhiyun 0x020e056c, 0x00000030,
756*4882a593Smuzhiyun 0x020e0578, 0x00000030,
757*4882a593Smuzhiyun 0x020e074c, 0x00000030,
758*4882a593Smuzhiyun 0x020e057c, 0x00000030,
759*4882a593Smuzhiyun 0x020e058c, 0x00000000,
760*4882a593Smuzhiyun 0x020e059c, 0x00000030,
761*4882a593Smuzhiyun 0x020e05a0, 0x00000030,
762*4882a593Smuzhiyun 0x020e078c, 0x00000030,
763*4882a593Smuzhiyun 0x020e0750, 0x00020000,
764*4882a593Smuzhiyun 0x020e05a8, 0x00000030,
765*4882a593Smuzhiyun 0x020e05b0, 0x00000030,
766*4882a593Smuzhiyun 0x020e0524, 0x00000030,
767*4882a593Smuzhiyun 0x020e051c, 0x00000030,
768*4882a593Smuzhiyun 0x020e0518, 0x00000030,
769*4882a593Smuzhiyun 0x020e050c, 0x00000030,
770*4882a593Smuzhiyun 0x020e05b8, 0x00000030,
771*4882a593Smuzhiyun 0x020e05c0, 0x00000030,
772*4882a593Smuzhiyun 0x020e0774, 0x00020000,
773*4882a593Smuzhiyun 0x020e0784, 0x00000030,
774*4882a593Smuzhiyun 0x020e0788, 0x00000030,
775*4882a593Smuzhiyun 0x020e0794, 0x00000030,
776*4882a593Smuzhiyun 0x020e079c, 0x00000030,
777*4882a593Smuzhiyun 0x020e07a0, 0x00000030,
778*4882a593Smuzhiyun 0x020e07a4, 0x00000030,
779*4882a593Smuzhiyun 0x020e07a8, 0x00000030,
780*4882a593Smuzhiyun 0x020e0748, 0x00000030,
781*4882a593Smuzhiyun 0x020e05ac, 0x00000030,
782*4882a593Smuzhiyun 0x020e05b4, 0x00000030,
783*4882a593Smuzhiyun 0x020e0528, 0x00000030,
784*4882a593Smuzhiyun 0x020e0520, 0x00000030,
785*4882a593Smuzhiyun 0x020e0514, 0x00000030,
786*4882a593Smuzhiyun 0x020e0510, 0x00000030,
787*4882a593Smuzhiyun 0x020e05bc, 0x00000030,
788*4882a593Smuzhiyun 0x020e05c4, 0x00000030,
789*4882a593Smuzhiyun 0x021b0800, 0xa1390003,
790*4882a593Smuzhiyun 0x021b080c, 0x001F001F,
791*4882a593Smuzhiyun 0x021b0810, 0x001F001F,
792*4882a593Smuzhiyun 0x021b480c, 0x001F001F,
793*4882a593Smuzhiyun 0x021b4810, 0x001F001F,
794*4882a593Smuzhiyun 0x021b083c, 0x43270338,
795*4882a593Smuzhiyun 0x021b0840, 0x03200314,
796*4882a593Smuzhiyun 0x021b483c, 0x431A032F,
797*4882a593Smuzhiyun 0x021b4840, 0x03200263,
798*4882a593Smuzhiyun 0x021b0848, 0x4B434748,
799*4882a593Smuzhiyun 0x021b4848, 0x4445404C,
800*4882a593Smuzhiyun 0x021b0850, 0x38444542,
801*4882a593Smuzhiyun 0x021b4850, 0x4935493A,
802*4882a593Smuzhiyun 0x021b081c, 0x33333333,
803*4882a593Smuzhiyun 0x021b0820, 0x33333333,
804*4882a593Smuzhiyun 0x021b0824, 0x33333333,
805*4882a593Smuzhiyun 0x021b0828, 0x33333333,
806*4882a593Smuzhiyun 0x021b481c, 0x33333333,
807*4882a593Smuzhiyun 0x021b4820, 0x33333333,
808*4882a593Smuzhiyun 0x021b4824, 0x33333333,
809*4882a593Smuzhiyun 0x021b4828, 0x33333333,
810*4882a593Smuzhiyun 0x021b08b8, 0x00000800,
811*4882a593Smuzhiyun 0x021b48b8, 0x00000800,
812*4882a593Smuzhiyun 0x021b0004, 0x00020036,
813*4882a593Smuzhiyun 0x021b0008, 0x09444040,
814*4882a593Smuzhiyun 0x021b000c, 0x555A7975,
815*4882a593Smuzhiyun 0x021b0010, 0xFF538F64,
816*4882a593Smuzhiyun 0x021b0014, 0x01FF00DB,
817*4882a593Smuzhiyun 0x021b0018, 0x00001740,
818*4882a593Smuzhiyun 0x021b001c, 0x00008000,
819*4882a593Smuzhiyun 0x021b002c, 0x000026d2,
820*4882a593Smuzhiyun 0x021b0030, 0x005A1023,
821*4882a593Smuzhiyun 0x021b0040, 0x00000027,
822*4882a593Smuzhiyun 0x021b0000, 0x831A0000,
823*4882a593Smuzhiyun 0x021b001c, 0x04088032,
824*4882a593Smuzhiyun 0x021b001c, 0x00008033,
825*4882a593Smuzhiyun 0x021b001c, 0x00048031,
826*4882a593Smuzhiyun 0x021b001c, 0x09408030,
827*4882a593Smuzhiyun 0x021b001c, 0x04008040,
828*4882a593Smuzhiyun 0x021b0020, 0x00005800,
829*4882a593Smuzhiyun 0x021b0818, 0x00011117,
830*4882a593Smuzhiyun 0x021b4818, 0x00011117,
831*4882a593Smuzhiyun 0x021b0004, 0x00025576,
832*4882a593Smuzhiyun 0x021b0404, 0x00011006,
833*4882a593Smuzhiyun 0x021b001c, 0x00000000,
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun static int mx6qp_dcd_table[] = {
837*4882a593Smuzhiyun 0x020e0798, 0x000c0000,
838*4882a593Smuzhiyun 0x020e0758, 0x00000000,
839*4882a593Smuzhiyun 0x020e0588, 0x00000030,
840*4882a593Smuzhiyun 0x020e0594, 0x00000030,
841*4882a593Smuzhiyun 0x020e056c, 0x00000030,
842*4882a593Smuzhiyun 0x020e0578, 0x00000030,
843*4882a593Smuzhiyun 0x020e074c, 0x00000030,
844*4882a593Smuzhiyun 0x020e057c, 0x00000030,
845*4882a593Smuzhiyun 0x020e058c, 0x00000000,
846*4882a593Smuzhiyun 0x020e059c, 0x00000030,
847*4882a593Smuzhiyun 0x020e05a0, 0x00000030,
848*4882a593Smuzhiyun 0x020e078c, 0x00000030,
849*4882a593Smuzhiyun 0x020e0750, 0x00020000,
850*4882a593Smuzhiyun 0x020e05a8, 0x00000030,
851*4882a593Smuzhiyun 0x020e05b0, 0x00000030,
852*4882a593Smuzhiyun 0x020e0524, 0x00000030,
853*4882a593Smuzhiyun 0x020e051c, 0x00000030,
854*4882a593Smuzhiyun 0x020e0518, 0x00000030,
855*4882a593Smuzhiyun 0x020e050c, 0x00000030,
856*4882a593Smuzhiyun 0x020e05b8, 0x00000030,
857*4882a593Smuzhiyun 0x020e05c0, 0x00000030,
858*4882a593Smuzhiyun 0x020e0774, 0x00020000,
859*4882a593Smuzhiyun 0x020e0784, 0x00000030,
860*4882a593Smuzhiyun 0x020e0788, 0x00000030,
861*4882a593Smuzhiyun 0x020e0794, 0x00000030,
862*4882a593Smuzhiyun 0x020e079c, 0x00000030,
863*4882a593Smuzhiyun 0x020e07a0, 0x00000030,
864*4882a593Smuzhiyun 0x020e07a4, 0x00000030,
865*4882a593Smuzhiyun 0x020e07a8, 0x00000030,
866*4882a593Smuzhiyun 0x020e0748, 0x00000030,
867*4882a593Smuzhiyun 0x020e05ac, 0x00000030,
868*4882a593Smuzhiyun 0x020e05b4, 0x00000030,
869*4882a593Smuzhiyun 0x020e0528, 0x00000030,
870*4882a593Smuzhiyun 0x020e0520, 0x00000030,
871*4882a593Smuzhiyun 0x020e0514, 0x00000030,
872*4882a593Smuzhiyun 0x020e0510, 0x00000030,
873*4882a593Smuzhiyun 0x020e05bc, 0x00000030,
874*4882a593Smuzhiyun 0x020e05c4, 0x00000030,
875*4882a593Smuzhiyun 0x021b0800, 0xa1390003,
876*4882a593Smuzhiyun 0x021b080c, 0x001b001e,
877*4882a593Smuzhiyun 0x021b0810, 0x002e0029,
878*4882a593Smuzhiyun 0x021b480c, 0x001b002a,
879*4882a593Smuzhiyun 0x021b4810, 0x0019002c,
880*4882a593Smuzhiyun 0x021b083c, 0x43240334,
881*4882a593Smuzhiyun 0x021b0840, 0x0324031a,
882*4882a593Smuzhiyun 0x021b483c, 0x43340344,
883*4882a593Smuzhiyun 0x021b4840, 0x03280276,
884*4882a593Smuzhiyun 0x021b0848, 0x44383A3E,
885*4882a593Smuzhiyun 0x021b4848, 0x3C3C3846,
886*4882a593Smuzhiyun 0x021b0850, 0x2e303230,
887*4882a593Smuzhiyun 0x021b4850, 0x38283E34,
888*4882a593Smuzhiyun 0x021b081c, 0x33333333,
889*4882a593Smuzhiyun 0x021b0820, 0x33333333,
890*4882a593Smuzhiyun 0x021b0824, 0x33333333,
891*4882a593Smuzhiyun 0x021b0828, 0x33333333,
892*4882a593Smuzhiyun 0x021b481c, 0x33333333,
893*4882a593Smuzhiyun 0x021b4820, 0x33333333,
894*4882a593Smuzhiyun 0x021b4824, 0x33333333,
895*4882a593Smuzhiyun 0x021b4828, 0x33333333,
896*4882a593Smuzhiyun 0x021b08c0, 0x24912249,
897*4882a593Smuzhiyun 0x021b48c0, 0x24914289,
898*4882a593Smuzhiyun 0x021b08b8, 0x00000800,
899*4882a593Smuzhiyun 0x021b48b8, 0x00000800,
900*4882a593Smuzhiyun 0x021b0004, 0x00020036,
901*4882a593Smuzhiyun 0x021b0008, 0x24444040,
902*4882a593Smuzhiyun 0x021b000c, 0x555A7955,
903*4882a593Smuzhiyun 0x021b0010, 0xFF320F64,
904*4882a593Smuzhiyun 0x021b0014, 0x01ff00db,
905*4882a593Smuzhiyun 0x021b0018, 0x00001740,
906*4882a593Smuzhiyun 0x021b001c, 0x00008000,
907*4882a593Smuzhiyun 0x021b002c, 0x000026d2,
908*4882a593Smuzhiyun 0x021b0030, 0x005A1023,
909*4882a593Smuzhiyun 0x021b0040, 0x00000027,
910*4882a593Smuzhiyun 0x021b0400, 0x14420000,
911*4882a593Smuzhiyun 0x021b0000, 0x831A0000,
912*4882a593Smuzhiyun 0x021b0890, 0x00400C58,
913*4882a593Smuzhiyun 0x00bb0008, 0x00000000,
914*4882a593Smuzhiyun 0x00bb000c, 0x2891E41A,
915*4882a593Smuzhiyun 0x00bb0038, 0x00000564,
916*4882a593Smuzhiyun 0x00bb0014, 0x00000040,
917*4882a593Smuzhiyun 0x00bb0028, 0x00000020,
918*4882a593Smuzhiyun 0x00bb002c, 0x00000020,
919*4882a593Smuzhiyun 0x021b001c, 0x04088032,
920*4882a593Smuzhiyun 0x021b001c, 0x00008033,
921*4882a593Smuzhiyun 0x021b001c, 0x00048031,
922*4882a593Smuzhiyun 0x021b001c, 0x09408030,
923*4882a593Smuzhiyun 0x021b001c, 0x04008040,
924*4882a593Smuzhiyun 0x021b0020, 0x00005800,
925*4882a593Smuzhiyun 0x021b0818, 0x00011117,
926*4882a593Smuzhiyun 0x021b4818, 0x00011117,
927*4882a593Smuzhiyun 0x021b0004, 0x00025576,
928*4882a593Smuzhiyun 0x021b0404, 0x00011006,
929*4882a593Smuzhiyun 0x021b001c, 0x00000000,
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun static int mx6dl_dcd_table[] = {
933*4882a593Smuzhiyun 0x020e0774, 0x000C0000,
934*4882a593Smuzhiyun 0x020e0754, 0x00000000,
935*4882a593Smuzhiyun 0x020e04ac, 0x00000030,
936*4882a593Smuzhiyun 0x020e04b0, 0x00000030,
937*4882a593Smuzhiyun 0x020e0464, 0x00000030,
938*4882a593Smuzhiyun 0x020e0490, 0x00000030,
939*4882a593Smuzhiyun 0x020e074c, 0x00000030,
940*4882a593Smuzhiyun 0x020e0494, 0x00000030,
941*4882a593Smuzhiyun 0x020e04a0, 0x00000000,
942*4882a593Smuzhiyun 0x020e04b4, 0x00000030,
943*4882a593Smuzhiyun 0x020e04b8, 0x00000030,
944*4882a593Smuzhiyun 0x020e076c, 0x00000030,
945*4882a593Smuzhiyun 0x020e0750, 0x00020000,
946*4882a593Smuzhiyun 0x020e04bc, 0x00000030,
947*4882a593Smuzhiyun 0x020e04c0, 0x00000030,
948*4882a593Smuzhiyun 0x020e04c4, 0x00000030,
949*4882a593Smuzhiyun 0x020e04c8, 0x00000030,
950*4882a593Smuzhiyun 0x020e04cc, 0x00000030,
951*4882a593Smuzhiyun 0x020e04d0, 0x00000030,
952*4882a593Smuzhiyun 0x020e04d4, 0x00000030,
953*4882a593Smuzhiyun 0x020e04d8, 0x00000030,
954*4882a593Smuzhiyun 0x020e0760, 0x00020000,
955*4882a593Smuzhiyun 0x020e0764, 0x00000030,
956*4882a593Smuzhiyun 0x020e0770, 0x00000030,
957*4882a593Smuzhiyun 0x020e0778, 0x00000030,
958*4882a593Smuzhiyun 0x020e077c, 0x00000030,
959*4882a593Smuzhiyun 0x020e0780, 0x00000030,
960*4882a593Smuzhiyun 0x020e0784, 0x00000030,
961*4882a593Smuzhiyun 0x020e078c, 0x00000030,
962*4882a593Smuzhiyun 0x020e0748, 0x00000030,
963*4882a593Smuzhiyun 0x020e0470, 0x00000030,
964*4882a593Smuzhiyun 0x020e0474, 0x00000030,
965*4882a593Smuzhiyun 0x020e0478, 0x00000030,
966*4882a593Smuzhiyun 0x020e047c, 0x00000030,
967*4882a593Smuzhiyun 0x020e0480, 0x00000030,
968*4882a593Smuzhiyun 0x020e0484, 0x00000030,
969*4882a593Smuzhiyun 0x020e0488, 0x00000030,
970*4882a593Smuzhiyun 0x020e048c, 0x00000030,
971*4882a593Smuzhiyun 0x021b0800, 0xa1390003,
972*4882a593Smuzhiyun 0x021b080c, 0x001F001F,
973*4882a593Smuzhiyun 0x021b0810, 0x001F001F,
974*4882a593Smuzhiyun 0x021b480c, 0x001F001F,
975*4882a593Smuzhiyun 0x021b4810, 0x001F001F,
976*4882a593Smuzhiyun 0x021b083c, 0x4220021F,
977*4882a593Smuzhiyun 0x021b0840, 0x0207017E,
978*4882a593Smuzhiyun 0x021b483c, 0x4201020C,
979*4882a593Smuzhiyun 0x021b4840, 0x01660172,
980*4882a593Smuzhiyun 0x021b0848, 0x4A4D4E4D,
981*4882a593Smuzhiyun 0x021b4848, 0x4A4F5049,
982*4882a593Smuzhiyun 0x021b0850, 0x3F3C3D31,
983*4882a593Smuzhiyun 0x021b4850, 0x3238372B,
984*4882a593Smuzhiyun 0x021b081c, 0x33333333,
985*4882a593Smuzhiyun 0x021b0820, 0x33333333,
986*4882a593Smuzhiyun 0x021b0824, 0x33333333,
987*4882a593Smuzhiyun 0x021b0828, 0x33333333,
988*4882a593Smuzhiyun 0x021b481c, 0x33333333,
989*4882a593Smuzhiyun 0x021b4820, 0x33333333,
990*4882a593Smuzhiyun 0x021b4824, 0x33333333,
991*4882a593Smuzhiyun 0x021b4828, 0x33333333,
992*4882a593Smuzhiyun 0x021b08b8, 0x00000800,
993*4882a593Smuzhiyun 0x021b48b8, 0x00000800,
994*4882a593Smuzhiyun 0x021b0004, 0x0002002D,
995*4882a593Smuzhiyun 0x021b0008, 0x00333030,
996*4882a593Smuzhiyun 0x021b000c, 0x3F435313,
997*4882a593Smuzhiyun 0x021b0010, 0xB66E8B63,
998*4882a593Smuzhiyun 0x021b0014, 0x01FF00DB,
999*4882a593Smuzhiyun 0x021b0018, 0x00001740,
1000*4882a593Smuzhiyun 0x021b001c, 0x00008000,
1001*4882a593Smuzhiyun 0x021b002c, 0x000026d2,
1002*4882a593Smuzhiyun 0x021b0030, 0x00431023,
1003*4882a593Smuzhiyun 0x021b0040, 0x00000027,
1004*4882a593Smuzhiyun 0x021b0000, 0x831A0000,
1005*4882a593Smuzhiyun 0x021b001c, 0x04008032,
1006*4882a593Smuzhiyun 0x021b001c, 0x00008033,
1007*4882a593Smuzhiyun 0x021b001c, 0x00048031,
1008*4882a593Smuzhiyun 0x021b001c, 0x05208030,
1009*4882a593Smuzhiyun 0x021b001c, 0x04008040,
1010*4882a593Smuzhiyun 0x021b0020, 0x00005800,
1011*4882a593Smuzhiyun 0x021b0818, 0x00011117,
1012*4882a593Smuzhiyun 0x021b4818, 0x00011117,
1013*4882a593Smuzhiyun 0x021b0004, 0x0002556D,
1014*4882a593Smuzhiyun 0x021b0404, 0x00011006,
1015*4882a593Smuzhiyun 0x021b001c, 0x00000000,
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun
ddr_init(int * table,int size)1018*4882a593Smuzhiyun static void ddr_init(int *table, int size)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun int i;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun for (i = 0; i < size / 2 ; i++)
1023*4882a593Smuzhiyun writel(table[2 * i + 1], table[2 * i]);
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
spl_dram_init(void)1026*4882a593Smuzhiyun static void spl_dram_init(void)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun if (is_mx6dq())
1029*4882a593Smuzhiyun ddr_init(mx6q_dcd_table, ARRAY_SIZE(mx6q_dcd_table));
1030*4882a593Smuzhiyun else if (is_mx6dqp())
1031*4882a593Smuzhiyun ddr_init(mx6qp_dcd_table, ARRAY_SIZE(mx6qp_dcd_table));
1032*4882a593Smuzhiyun else if (is_mx6sdl())
1033*4882a593Smuzhiyun ddr_init(mx6dl_dcd_table, ARRAY_SIZE(mx6dl_dcd_table));
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
board_init_f(ulong dummy)1036*4882a593Smuzhiyun void board_init_f(ulong dummy)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun /* DDR initialization */
1039*4882a593Smuzhiyun spl_dram_init();
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* setup AIPS and disable watchdog */
1042*4882a593Smuzhiyun arch_cpu_init();
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun ccgr_init();
1045*4882a593Smuzhiyun gpr_init();
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* iomux and setup of i2c */
1048*4882a593Smuzhiyun board_early_init_f();
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* setup GP timer */
1051*4882a593Smuzhiyun timer_init();
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /* UART clocks enabled and gd valid - init serial console */
1054*4882a593Smuzhiyun preloader_console_init();
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /* Clear the BSS. */
1057*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* load/boot image from boot device */
1060*4882a593Smuzhiyun board_init_r(NULL, 0);
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun #endif
1063