xref: /OK3568_Linux_fs/u-boot/board/freescale/mx6sabreauto/mx6sabreauto.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Fabio Estevam <fabio.estevam@freescale.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
13*4882a593Smuzhiyun #include <asm/arch/iomux.h>
14*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
19*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
20*4882a593Smuzhiyun #include <asm/mach-imx/spi.h>
21*4882a593Smuzhiyun #include <mmc.h>
22*4882a593Smuzhiyun #include <fsl_esdhc.h>
23*4882a593Smuzhiyun #include <miiphy.h>
24*4882a593Smuzhiyun #include <netdev.h>
25*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
26*4882a593Smuzhiyun #include <i2c.h>
27*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
28*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
29*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
30*4882a593Smuzhiyun #include <pca953x.h>
31*4882a593Smuzhiyun #include <power/pmic.h>
32*4882a593Smuzhiyun #include <power/pfuze100_pmic.h>
33*4882a593Smuzhiyun #include "../common/pfuze.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
38*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
39*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
42*4882a593Smuzhiyun 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
43*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
46*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define I2C_PAD_CTRL	(PAD_CTL_PUS_100K_UP |			\
49*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
50*4882a593Smuzhiyun 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define GPMI_PAD_CTRL0 (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
53*4882a593Smuzhiyun #define GPMI_PAD_CTRL1 (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
54*4882a593Smuzhiyun 			PAD_CTL_SRE_FAST)
55*4882a593Smuzhiyun #define GPMI_PAD_CTRL2 (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define WEIM_NOR_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |          \
60*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |               \
61*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define I2C_PMIC	1
64*4882a593Smuzhiyun 
dram_init(void)65*4882a593Smuzhiyun int dram_init(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static iomux_v3_cfg_t const uart4_pads[] = {
73*4882a593Smuzhiyun 	IOMUX_PADS(PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
74*4882a593Smuzhiyun 	IOMUX_PADS(PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static iomux_v3_cfg_t const enet_pads[] = {
78*4882a593Smuzhiyun 	IOMUX_PADS(PAD_KEY_COL1__ENET_MDIO		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
79*4882a593Smuzhiyun 	IOMUX_PADS(PAD_KEY_COL2__ENET_MDC		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
80*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
81*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
82*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
83*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
84*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
85*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
86*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
87*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
88*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
89*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
90*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
91*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3		| MUX_PAD_CTRL(ENET_PAD_CTRL)),
92*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* I2C2 PMIC, iPod, Tuner, Codec, Touch, HDMI EDID, MIPI CSI2 card */
96*4882a593Smuzhiyun static struct i2c_pads_info mx6q_i2c_pad_info1 = {
97*4882a593Smuzhiyun 	.scl = {
98*4882a593Smuzhiyun 		.i2c_mode = MX6Q_PAD_EIM_EB2__I2C2_SCL | PC,
99*4882a593Smuzhiyun 		.gpio_mode = MX6Q_PAD_EIM_EB2__GPIO2_IO30 | PC,
100*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(2, 30)
101*4882a593Smuzhiyun 	},
102*4882a593Smuzhiyun 	.sda = {
103*4882a593Smuzhiyun 		.i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA | PC,
104*4882a593Smuzhiyun 		.gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13 | PC,
105*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(4, 13)
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static struct i2c_pads_info mx6dl_i2c_pad_info1 = {
110*4882a593Smuzhiyun 	.scl = {
111*4882a593Smuzhiyun 		.i2c_mode = MX6DL_PAD_EIM_EB2__I2C2_SCL | PC,
112*4882a593Smuzhiyun 		.gpio_mode = MX6DL_PAD_EIM_EB2__GPIO2_IO30 | PC,
113*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(2, 30)
114*4882a593Smuzhiyun 	},
115*4882a593Smuzhiyun 	.sda = {
116*4882a593Smuzhiyun 		.i2c_mode = MX6DL_PAD_KEY_ROW3__I2C2_SDA | PC,
117*4882a593Smuzhiyun 		.gpio_mode = MX6DL_PAD_KEY_ROW3__GPIO4_IO13 | PC,
118*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(4, 13)
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #ifndef CONFIG_SYS_FLASH_CFI
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun  * I2C3 MLB, Port Expanders (A, B, C), Video ADC, Light Sensor,
125*4882a593Smuzhiyun  * Compass Sensor, Accelerometer, Res Touch
126*4882a593Smuzhiyun  */
127*4882a593Smuzhiyun static struct i2c_pads_info mx6q_i2c_pad_info2 = {
128*4882a593Smuzhiyun 	.scl = {
129*4882a593Smuzhiyun 		.i2c_mode = MX6Q_PAD_GPIO_3__I2C3_SCL | PC,
130*4882a593Smuzhiyun 		.gpio_mode = MX6Q_PAD_GPIO_3__GPIO1_IO03 | PC,
131*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 3)
132*4882a593Smuzhiyun 	},
133*4882a593Smuzhiyun 	.sda = {
134*4882a593Smuzhiyun 		.i2c_mode = MX6Q_PAD_EIM_D18__I2C3_SDA | PC,
135*4882a593Smuzhiyun 		.gpio_mode = MX6Q_PAD_EIM_D18__GPIO3_IO18 | PC,
136*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(3, 18)
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static struct i2c_pads_info mx6dl_i2c_pad_info2 = {
141*4882a593Smuzhiyun 	.scl = {
142*4882a593Smuzhiyun 		.i2c_mode = MX6DL_PAD_GPIO_3__I2C3_SCL | PC,
143*4882a593Smuzhiyun 		.gpio_mode = MX6DL_PAD_GPIO_3__GPIO1_IO03 | PC,
144*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 3)
145*4882a593Smuzhiyun 	},
146*4882a593Smuzhiyun 	.sda = {
147*4882a593Smuzhiyun 		.i2c_mode = MX6DL_PAD_EIM_D18__I2C3_SDA | PC,
148*4882a593Smuzhiyun 		.gpio_mode = MX6DL_PAD_EIM_D18__GPIO3_IO18 | PC,
149*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(3, 18)
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static iomux_v3_cfg_t const i2c3_pads[] = {
155*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A24__GPIO5_IO04	| MUX_PAD_CTRL(NO_PAD_CTRL)),
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static iomux_v3_cfg_t const port_exp[] = {
159*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_DAT0__GPIO1_IO15	| MUX_PAD_CTRL(NO_PAD_CTRL)),
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /*Define for building port exp gpio, pin starts from 0*/
163*4882a593Smuzhiyun #define PORTEXP_IO_NR(chip, pin) \
164*4882a593Smuzhiyun 	((chip << 5) + pin)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /*Get the chip addr from a ioexp gpio*/
167*4882a593Smuzhiyun #define PORTEXP_IO_TO_CHIP(gpio_nr) \
168*4882a593Smuzhiyun 	(gpio_nr >> 5)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /*Get the pin number from a ioexp gpio*/
171*4882a593Smuzhiyun #define PORTEXP_IO_TO_PIN(gpio_nr) \
172*4882a593Smuzhiyun 	(gpio_nr & 0x1f)
173*4882a593Smuzhiyun 
port_exp_direction_output(unsigned gpio,int value)174*4882a593Smuzhiyun static int port_exp_direction_output(unsigned gpio, int value)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	int ret;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	i2c_set_bus_num(2);
179*4882a593Smuzhiyun 	ret = i2c_probe(PORTEXP_IO_TO_CHIP(gpio));
180*4882a593Smuzhiyun 	if (ret)
181*4882a593Smuzhiyun 		return ret;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	ret = pca953x_set_dir(PORTEXP_IO_TO_CHIP(gpio),
184*4882a593Smuzhiyun 		(1 << PORTEXP_IO_TO_PIN(gpio)),
185*4882a593Smuzhiyun 		(PCA953X_DIR_OUT << PORTEXP_IO_TO_PIN(gpio)));
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (ret)
188*4882a593Smuzhiyun 		return ret;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	ret = pca953x_set_val(PORTEXP_IO_TO_CHIP(gpio),
191*4882a593Smuzhiyun 		(1 << PORTEXP_IO_TO_PIN(gpio)),
192*4882a593Smuzhiyun 		(value << PORTEXP_IO_TO_PIN(gpio)));
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (ret)
195*4882a593Smuzhiyun 		return ret;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
201*4882a593Smuzhiyun static iomux_v3_cfg_t const eimnor_pads[] = {
202*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D16__EIM_DATA16	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
203*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D17__EIM_DATA17	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
204*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D18__EIM_DATA18	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
205*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D19__EIM_DATA19	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
206*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D20__EIM_DATA20	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
207*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D21__EIM_DATA21	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
208*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D22__EIM_DATA22	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
209*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D23__EIM_DATA23	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
210*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D24__EIM_DATA24	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
211*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D25__EIM_DATA25	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
212*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D26__EIM_DATA26	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
213*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D27__EIM_DATA27	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
214*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D28__EIM_DATA28	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
215*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D29__EIM_DATA29	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
216*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D30__EIM_DATA30	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
217*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D31__EIM_DATA31	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
218*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA0__EIM_AD00	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
219*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA1__EIM_AD01	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
220*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA2__EIM_AD02	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
221*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA3__EIM_AD03	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
222*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA4__EIM_AD04	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
223*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA5__EIM_AD05	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
224*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA6__EIM_AD06	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
225*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA7__EIM_AD07	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
226*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA8__EIM_AD08	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
227*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA9__EIM_AD09	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
228*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA10__EIM_AD10	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
229*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA11__EIM_AD11	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
230*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA12__EIM_AD12	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
231*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA13__EIM_AD13	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
232*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA14__EIM_AD14	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
233*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA15__EIM_AD15	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
234*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A16__EIM_ADDR16	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
235*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A17__EIM_ADDR17	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
236*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A18__EIM_ADDR18	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
237*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A19__EIM_ADDR19	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
238*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A20__EIM_ADDR20	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
239*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A21__EIM_ADDR21	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
240*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A22__EIM_ADDR22	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
241*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A23__EIM_ADDR23	| MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
242*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_OE__EIM_OE_B		| MUX_PAD_CTRL(NO_PAD_CTRL)),
243*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_RW__EIM_RW		| MUX_PAD_CTRL(NO_PAD_CTRL)),
244*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_CS0__EIM_CS0_B	| MUX_PAD_CTRL(NO_PAD_CTRL)),
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
eimnor_cs_setup(void)247*4882a593Smuzhiyun static void eimnor_cs_setup(void)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	struct weim *weim_regs = (struct weim *)WEIM_BASE_ADDR;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	writel(0x00020181, &weim_regs->cs0gcr1);
252*4882a593Smuzhiyun 	writel(0x00000001, &weim_regs->cs0gcr2);
253*4882a593Smuzhiyun 	writel(0x0a020000, &weim_regs->cs0rcr1);
254*4882a593Smuzhiyun 	writel(0x0000c000, &weim_regs->cs0rcr2);
255*4882a593Smuzhiyun 	writel(0x0804a240, &weim_regs->cs0wcr1);
256*4882a593Smuzhiyun 	writel(0x00000120, &weim_regs->wcr);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	set_chipselect_size(CS0_128);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
eim_clk_setup(void)261*4882a593Smuzhiyun static void eim_clk_setup(void)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
264*4882a593Smuzhiyun 	int cscmr1, ccgr6;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* Turn off EIM clock */
268*4882a593Smuzhiyun 	ccgr6 = readl(&imx_ccm->CCGR6);
269*4882a593Smuzhiyun 	ccgr6 &= ~(0x3 << 10);
270*4882a593Smuzhiyun 	writel(ccgr6, &imx_ccm->CCGR6);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/*
273*4882a593Smuzhiyun 	 * Configure clk_eim_slow_sel = 00 --> derive clock from AXI clk root
274*4882a593Smuzhiyun 	 * and aclk_eim_slow_podf = 01 --> divide by 2
275*4882a593Smuzhiyun 	 * so that we can have EIM at the maximum clock of 132MHz
276*4882a593Smuzhiyun 	 */
277*4882a593Smuzhiyun 	cscmr1 = readl(&imx_ccm->cscmr1);
278*4882a593Smuzhiyun 	cscmr1 &= ~(MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK |
279*4882a593Smuzhiyun 		    MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK);
280*4882a593Smuzhiyun 	cscmr1 |= (1 << MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_OFFSET);
281*4882a593Smuzhiyun 	writel(cscmr1, &imx_ccm->cscmr1);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Turn on EIM clock */
284*4882a593Smuzhiyun 	ccgr6 |= (0x3 << 10);
285*4882a593Smuzhiyun 	writel(ccgr6, &imx_ccm->CCGR6);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
setup_iomux_eimnor(void)288*4882a593Smuzhiyun static void setup_iomux_eimnor(void)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(eimnor_pads);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(5, 4), 0);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	eimnor_cs_setup();
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun #endif
297*4882a593Smuzhiyun 
setup_iomux_enet(void)298*4882a593Smuzhiyun static void setup_iomux_enet(void)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(enet_pads);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc3_pads[] = {
304*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_CLK__SD3_CLK		| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
305*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_CMD__SD3_CMD		| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
306*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
307*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
308*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
309*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
310*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT4__SD3_DATA4	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
311*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT5__SD3_DATA5	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
312*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT6__SD3_DATA6	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
313*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT7__SD3_DATA7	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
314*4882a593Smuzhiyun 	IOMUX_PADS(PAD_GPIO_18__SD3_VSELECT	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
315*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CS2__GPIO6_IO15	| MUX_PAD_CTRL(NO_PAD_CTRL)),
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
setup_iomux_uart(void)318*4882a593Smuzhiyun static void setup_iomux_uart(void)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(uart4_pads);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
324*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[1] = {
325*4882a593Smuzhiyun 	{USDHC3_BASE_ADDR},
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)328*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(6, 15));
331*4882a593Smuzhiyun 	return !gpio_get_value(IMX_GPIO_NR(6, 15));
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)334*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(usdhc3_pads);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
339*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun #endif
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
344*4882a593Smuzhiyun static iomux_v3_cfg_t gpmi_pads[] = {
345*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
346*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
347*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_WP_B__NAND_WP_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
348*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL0)),
349*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
350*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
351*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
352*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
353*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
354*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
355*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
356*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
357*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
358*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
359*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07	| MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
360*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_DAT0__NAND_DQS	| MUX_PAD_CTRL(GPMI_PAD_CTRL1)),
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
setup_gpmi_nand(void)363*4882a593Smuzhiyun static void setup_gpmi_nand(void)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* config gpmi nand iomux */
368*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(gpmi_pads);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	setup_gpmi_io_clk((MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
371*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
372*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_SEL(3)));
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* enable apbh clock gating */
375*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun #endif
378*4882a593Smuzhiyun 
setup_fec(void)379*4882a593Smuzhiyun static void setup_fec(void)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	if (is_mx6dqp()) {
382*4882a593Smuzhiyun 		/*
383*4882a593Smuzhiyun 		 * select ENET MAC0 TX clock from PLL
384*4882a593Smuzhiyun 		 */
385*4882a593Smuzhiyun 		imx_iomux_set_gpr_register(5, 9, 1, 1);
386*4882a593Smuzhiyun 		enable_fec_anatop_clock(0, ENET_125MHZ);
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	setup_iomux_enet();
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)392*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	setup_fec();
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return cpu_eth_init(bis);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun #define BOARD_REV_B  0x200
400*4882a593Smuzhiyun #define BOARD_REV_A  0x100
401*4882a593Smuzhiyun 
mx6sabre_rev(void)402*4882a593Smuzhiyun static int mx6sabre_rev(void)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	/*
405*4882a593Smuzhiyun 	 * Get Board ID information from OCOTP_GP1[15:8]
406*4882a593Smuzhiyun 	 * i.MX6Q ARD RevA: 0x01
407*4882a593Smuzhiyun 	 * i.MX6Q ARD RevB: 0x02
408*4882a593Smuzhiyun 	 */
409*4882a593Smuzhiyun 	struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
410*4882a593Smuzhiyun 	struct fuse_bank *bank = &ocotp->bank[4];
411*4882a593Smuzhiyun 	struct fuse_bank4_regs *fuse =
412*4882a593Smuzhiyun 			(struct fuse_bank4_regs *)bank->fuse_regs;
413*4882a593Smuzhiyun 	int reg = readl(&fuse->gp1);
414*4882a593Smuzhiyun 	int ret;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	switch (reg >> 8 & 0x0F) {
417*4882a593Smuzhiyun 	case 0x02:
418*4882a593Smuzhiyun 		ret = BOARD_REV_B;
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	case 0x01:
421*4882a593Smuzhiyun 	default:
422*4882a593Smuzhiyun 		ret = BOARD_REV_A;
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	return ret;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
get_board_rev(void)429*4882a593Smuzhiyun u32 get_board_rev(void)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	int rev = mx6sabre_rev();
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	return (get_cpu_rev() & ~(0xF << 8)) | rev;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
ar8031_phy_fixup(struct phy_device * phydev)436*4882a593Smuzhiyun static int ar8031_phy_fixup(struct phy_device *phydev)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	unsigned short val;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* To enable AR8031 ouput a 125MHz clk from CLK_25M */
441*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
442*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
443*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
446*4882a593Smuzhiyun 	val &= 0xffe3;
447*4882a593Smuzhiyun 	val |= 0x18;
448*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	/* introduce tx clock delay */
451*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
452*4882a593Smuzhiyun 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
453*4882a593Smuzhiyun 	val |= 0x0100;
454*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)459*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	ar8031_phy_fixup(phydev);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (phydev->drv->config)
464*4882a593Smuzhiyun 		phydev->drv->config(phydev);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	return 0;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
disable_lvds(struct display_info_t const * dev)470*4882a593Smuzhiyun static void disable_lvds(struct display_info_t const *dev)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	clrbits_le32(&iomux->gpr[2],
475*4882a593Smuzhiyun 		     IOMUXC_GPR2_LVDS_CH0_MODE_MASK |
476*4882a593Smuzhiyun 		     IOMUXC_GPR2_LVDS_CH1_MODE_MASK);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
do_enable_hdmi(struct display_info_t const * dev)479*4882a593Smuzhiyun static void do_enable_hdmi(struct display_info_t const *dev)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	disable_lvds(dev);
482*4882a593Smuzhiyun 	imx_enable_hdmi_phy();
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun struct display_info_t const displays[] = {{
486*4882a593Smuzhiyun 	.bus	= -1,
487*4882a593Smuzhiyun 	.addr	= 0,
488*4882a593Smuzhiyun 	.pixfmt	= IPU_PIX_FMT_RGB666,
489*4882a593Smuzhiyun 	.detect	= NULL,
490*4882a593Smuzhiyun 	.enable	= NULL,
491*4882a593Smuzhiyun 	.mode	= {
492*4882a593Smuzhiyun 		.name           = "Hannstar-XGA",
493*4882a593Smuzhiyun 		.refresh        = 60,
494*4882a593Smuzhiyun 		.xres           = 1024,
495*4882a593Smuzhiyun 		.yres           = 768,
496*4882a593Smuzhiyun 		.pixclock       = 15385,
497*4882a593Smuzhiyun 		.left_margin    = 220,
498*4882a593Smuzhiyun 		.right_margin   = 40,
499*4882a593Smuzhiyun 		.upper_margin   = 21,
500*4882a593Smuzhiyun 		.lower_margin   = 7,
501*4882a593Smuzhiyun 		.hsync_len      = 60,
502*4882a593Smuzhiyun 		.vsync_len      = 10,
503*4882a593Smuzhiyun 		.sync           = FB_SYNC_EXT,
504*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED
505*4882a593Smuzhiyun } }, {
506*4882a593Smuzhiyun 	.bus	= -1,
507*4882a593Smuzhiyun 	.addr	= 0,
508*4882a593Smuzhiyun 	.pixfmt	= IPU_PIX_FMT_RGB24,
509*4882a593Smuzhiyun 	.detect	= detect_hdmi,
510*4882a593Smuzhiyun 	.enable	= do_enable_hdmi,
511*4882a593Smuzhiyun 	.mode	= {
512*4882a593Smuzhiyun 		.name           = "HDMI",
513*4882a593Smuzhiyun 		.refresh        = 60,
514*4882a593Smuzhiyun 		.xres           = 1024,
515*4882a593Smuzhiyun 		.yres           = 768,
516*4882a593Smuzhiyun 		.pixclock       = 15385,
517*4882a593Smuzhiyun 		.left_margin    = 220,
518*4882a593Smuzhiyun 		.right_margin   = 40,
519*4882a593Smuzhiyun 		.upper_margin   = 21,
520*4882a593Smuzhiyun 		.lower_margin   = 7,
521*4882a593Smuzhiyun 		.hsync_len      = 60,
522*4882a593Smuzhiyun 		.vsync_len      = 10,
523*4882a593Smuzhiyun 		.sync           = FB_SYNC_EXT,
524*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED,
525*4882a593Smuzhiyun } } };
526*4882a593Smuzhiyun size_t display_count = ARRAY_SIZE(displays);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun iomux_v3_cfg_t const backlight_pads[] = {
529*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_DAT1__GPIO2_IO09 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun 
setup_iomux_backlight(void)532*4882a593Smuzhiyun static void setup_iomux_backlight(void)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(2, 9), 1);
535*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(backlight_pads);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun 
setup_display(void)538*4882a593Smuzhiyun static void setup_display(void)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
541*4882a593Smuzhiyun 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
542*4882a593Smuzhiyun 	int reg;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	setup_iomux_backlight();
545*4882a593Smuzhiyun 	enable_ipu_clock();
546*4882a593Smuzhiyun 	imx_setup_hdmi();
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* Turn on LDB_DI0 and LDB_DI1 clocks */
549*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->CCGR3);
550*4882a593Smuzhiyun 	reg |= MXC_CCM_CCGR3_LDB_DI0_MASK | MXC_CCM_CCGR3_LDB_DI1_MASK;
551*4882a593Smuzhiyun 	writel(reg, &mxc_ccm->CCGR3);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* Set LDB_DI0 and LDB_DI1 clk select to 3b'011 */
554*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->cs2cdr);
555*4882a593Smuzhiyun 	reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK |
556*4882a593Smuzhiyun 		 MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
557*4882a593Smuzhiyun 	reg |= (3 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET) |
558*4882a593Smuzhiyun 	       (3 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
559*4882a593Smuzhiyun 	writel(reg, &mxc_ccm->cs2cdr);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->cscmr2);
562*4882a593Smuzhiyun 	reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV | MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV;
563*4882a593Smuzhiyun 	writel(reg, &mxc_ccm->cscmr2);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->chsccdr);
566*4882a593Smuzhiyun 	reg |= (CHSCCDR_CLK_SEL_LDB_DI0
567*4882a593Smuzhiyun 		<< MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
568*4882a593Smuzhiyun 	reg |= (CHSCCDR_CLK_SEL_LDB_DI0 <<
569*4882a593Smuzhiyun 		MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET);
570*4882a593Smuzhiyun 	writel(reg, &mxc_ccm->chsccdr);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	reg = IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
573*4882a593Smuzhiyun 	      IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
574*4882a593Smuzhiyun 	      IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
575*4882a593Smuzhiyun 	      IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT |
576*4882a593Smuzhiyun 	      IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
577*4882a593Smuzhiyun 	      IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT |
578*4882a593Smuzhiyun 	      IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
579*4882a593Smuzhiyun 	      IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED;
580*4882a593Smuzhiyun 	writel(reg, &iomux->gpr[2]);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	reg = readl(&iomux->gpr[3]);
583*4882a593Smuzhiyun 	reg &= ~(IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
584*4882a593Smuzhiyun 		 IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
585*4882a593Smuzhiyun 	reg |= (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
586*4882a593Smuzhiyun 		IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET) |
587*4882a593Smuzhiyun 	       (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
588*4882a593Smuzhiyun 		IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET);
589*4882a593Smuzhiyun 	writel(reg, &iomux->gpr[3]);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_IPUV3 */
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun  * Do not overwrite the console
595*4882a593Smuzhiyun  * Use always serial for U-Boot console
596*4882a593Smuzhiyun  */
overwrite_console(void)597*4882a593Smuzhiyun int overwrite_console(void)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	return 1;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
board_early_init_f(void)602*4882a593Smuzhiyun int board_early_init_f(void)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	setup_iomux_uart();
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
607*4882a593Smuzhiyun 	setup_gpmi_nand();
608*4882a593Smuzhiyun #endif
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
611*4882a593Smuzhiyun 	eim_clk_setup();
612*4882a593Smuzhiyun #endif
613*4882a593Smuzhiyun 	return 0;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
board_init(void)616*4882a593Smuzhiyun int board_init(void)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun 	/* address of boot parameters */
619*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/* I2C 2 and 3 setup - I2C 3 hw mux with EIM */
622*4882a593Smuzhiyun 	if (is_mx6dq() || is_mx6dqp())
623*4882a593Smuzhiyun 		setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c_pad_info1);
624*4882a593Smuzhiyun 	else
625*4882a593Smuzhiyun 		setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c_pad_info1);
626*4882a593Smuzhiyun 	/* I2C 3 Steer */
627*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(5, 4), 1);
628*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(i2c3_pads);
629*4882a593Smuzhiyun #ifndef CONFIG_SYS_FLASH_CFI
630*4882a593Smuzhiyun 	if (is_mx6dq() || is_mx6dqp())
631*4882a593Smuzhiyun 		setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c_pad_info2);
632*4882a593Smuzhiyun 	else
633*4882a593Smuzhiyun 		setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c_pad_info2);
634*4882a593Smuzhiyun #endif
635*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 15), 1);
636*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(port_exp);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_IPUV3
639*4882a593Smuzhiyun 	setup_display();
640*4882a593Smuzhiyun #endif
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
643*4882a593Smuzhiyun 	setup_iomux_eimnor();
644*4882a593Smuzhiyun #endif
645*4882a593Smuzhiyun 	return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
board_spi_cs_gpio(unsigned bus,unsigned cs)649*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 9)) : -1;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun #endif
654*4882a593Smuzhiyun 
power_init_board(void)655*4882a593Smuzhiyun int power_init_board(void)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun 	struct pmic *p;
658*4882a593Smuzhiyun 	unsigned int value;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	p = pfuze_common_init(I2C_PMIC);
661*4882a593Smuzhiyun 	if (!p)
662*4882a593Smuzhiyun 		return -ENODEV;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	if (is_mx6dqp()) {
665*4882a593Smuzhiyun 		/* set SW2 staby volatage 0.975V*/
666*4882a593Smuzhiyun 		pmic_reg_read(p, PFUZE100_SW2STBY, &value);
667*4882a593Smuzhiyun 		value &= ~0x3f;
668*4882a593Smuzhiyun 		value |= 0x17;
669*4882a593Smuzhiyun 		pmic_reg_write(p, PFUZE100_SW2STBY, value);
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	return pfuze_mode_init(p, APS_PFM);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
676*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
677*4882a593Smuzhiyun 	/* 4 bit bus width */
678*4882a593Smuzhiyun 	{"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
679*4882a593Smuzhiyun 	{NULL,   0},
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun #endif
682*4882a593Smuzhiyun 
board_late_init(void)683*4882a593Smuzhiyun int board_late_init(void)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
686*4882a593Smuzhiyun 	add_board_boot_modes(board_boot_modes);
687*4882a593Smuzhiyun #endif
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
690*4882a593Smuzhiyun 	env_set("board_name", "SABREAUTO");
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	if (is_mx6dqp())
693*4882a593Smuzhiyun 		env_set("board_rev", "MX6QP");
694*4882a593Smuzhiyun 	else if (is_mx6dq())
695*4882a593Smuzhiyun 		env_set("board_rev", "MX6Q");
696*4882a593Smuzhiyun 	else if (is_mx6sdl())
697*4882a593Smuzhiyun 		env_set("board_rev", "MX6DL");
698*4882a593Smuzhiyun #endif
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	return 0;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun 
checkboard(void)703*4882a593Smuzhiyun int checkboard(void)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	int rev = mx6sabre_rev();
706*4882a593Smuzhiyun 	char *revname;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	switch (rev) {
709*4882a593Smuzhiyun 	case BOARD_REV_B:
710*4882a593Smuzhiyun 		revname = "B";
711*4882a593Smuzhiyun 		break;
712*4882a593Smuzhiyun 	case BOARD_REV_A:
713*4882a593Smuzhiyun 	default:
714*4882a593Smuzhiyun 		revname = "A";
715*4882a593Smuzhiyun 		break;
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	printf("Board: MX6Q-Sabreauto rev%s\n", revname);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	return 0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
724*4882a593Smuzhiyun #define USB_HOST1_PWR     PORTEXP_IO_NR(0x32, 7)
725*4882a593Smuzhiyun #define USB_OTG_PWR       PORTEXP_IO_NR(0x34, 1)
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun iomux_v3_cfg_t const usb_otg_pads[] = {
728*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_RX_ER__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL)),
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun 
board_ehci_hcd_init(int port)731*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	switch (port) {
734*4882a593Smuzhiyun 	case 0:
735*4882a593Smuzhiyun 		SETUP_IOMUX_PADS(usb_otg_pads);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		/*
738*4882a593Smuzhiyun 		  * Set daisy chain for otg_pin_id on 6q.
739*4882a593Smuzhiyun 		 *  For 6dl, this bit is reserved.
740*4882a593Smuzhiyun 		 */
741*4882a593Smuzhiyun 		imx_iomux_set_gpr_register(1, 13, 1, 0);
742*4882a593Smuzhiyun 		break;
743*4882a593Smuzhiyun 	case 1:
744*4882a593Smuzhiyun 		break;
745*4882a593Smuzhiyun 	default:
746*4882a593Smuzhiyun 		printf("MXC USB port %d not yet supported\n", port);
747*4882a593Smuzhiyun 		return -EINVAL;
748*4882a593Smuzhiyun 	}
749*4882a593Smuzhiyun 	return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
board_ehci_power(int port,int on)752*4882a593Smuzhiyun int board_ehci_power(int port, int on)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	switch (port) {
755*4882a593Smuzhiyun 	case 0:
756*4882a593Smuzhiyun 		if (on)
757*4882a593Smuzhiyun 			port_exp_direction_output(USB_OTG_PWR, 1);
758*4882a593Smuzhiyun 		else
759*4882a593Smuzhiyun 			port_exp_direction_output(USB_OTG_PWR, 0);
760*4882a593Smuzhiyun 		break;
761*4882a593Smuzhiyun 	case 1:
762*4882a593Smuzhiyun 		if (on)
763*4882a593Smuzhiyun 			port_exp_direction_output(USB_HOST1_PWR, 1);
764*4882a593Smuzhiyun 		else
765*4882a593Smuzhiyun 			port_exp_direction_output(USB_HOST1_PWR, 0);
766*4882a593Smuzhiyun 		break;
767*4882a593Smuzhiyun 	default:
768*4882a593Smuzhiyun 		printf("MXC USB port %d not yet supported\n", port);
769*4882a593Smuzhiyun 		return -EINVAL;
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun #endif
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
777*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
778*4882a593Smuzhiyun #include <spl.h>
779*4882a593Smuzhiyun #include <linux/libfdt.h>
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)782*4882a593Smuzhiyun int spl_start_uboot(void)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	return 0;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun #endif
787*4882a593Smuzhiyun 
ccgr_init(void)788*4882a593Smuzhiyun static void ccgr_init(void)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	writel(0x00C03F3F, &ccm->CCGR0);
793*4882a593Smuzhiyun 	writel(0x0030FC03, &ccm->CCGR1);
794*4882a593Smuzhiyun 	writel(0x0FFFC000, &ccm->CCGR2);
795*4882a593Smuzhiyun 	writel(0x3FF00000, &ccm->CCGR3);
796*4882a593Smuzhiyun 	writel(0x00FFF300, &ccm->CCGR4);
797*4882a593Smuzhiyun 	writel(0x0F0000C3, &ccm->CCGR5);
798*4882a593Smuzhiyun 	writel(0x000003FF, &ccm->CCGR6);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun static int mx6q_dcd_table[] = {
802*4882a593Smuzhiyun 	0x020e0798, 0x000C0000,
803*4882a593Smuzhiyun 	0x020e0758, 0x00000000,
804*4882a593Smuzhiyun 	0x020e0588, 0x00000030,
805*4882a593Smuzhiyun 	0x020e0594, 0x00000030,
806*4882a593Smuzhiyun 	0x020e056c, 0x00000030,
807*4882a593Smuzhiyun 	0x020e0578, 0x00000030,
808*4882a593Smuzhiyun 	0x020e074c, 0x00000030,
809*4882a593Smuzhiyun 	0x020e057c, 0x00000030,
810*4882a593Smuzhiyun 	0x020e058c, 0x00000000,
811*4882a593Smuzhiyun 	0x020e059c, 0x00000030,
812*4882a593Smuzhiyun 	0x020e05a0, 0x00000030,
813*4882a593Smuzhiyun 	0x020e078c, 0x00000030,
814*4882a593Smuzhiyun 	0x020e0750, 0x00020000,
815*4882a593Smuzhiyun 	0x020e05a8, 0x00000028,
816*4882a593Smuzhiyun 	0x020e05b0, 0x00000028,
817*4882a593Smuzhiyun 	0x020e0524, 0x00000028,
818*4882a593Smuzhiyun 	0x020e051c, 0x00000028,
819*4882a593Smuzhiyun 	0x020e0518, 0x00000028,
820*4882a593Smuzhiyun 	0x020e050c, 0x00000028,
821*4882a593Smuzhiyun 	0x020e05b8, 0x00000028,
822*4882a593Smuzhiyun 	0x020e05c0, 0x00000028,
823*4882a593Smuzhiyun 	0x020e0774, 0x00020000,
824*4882a593Smuzhiyun 	0x020e0784, 0x00000028,
825*4882a593Smuzhiyun 	0x020e0788, 0x00000028,
826*4882a593Smuzhiyun 	0x020e0794, 0x00000028,
827*4882a593Smuzhiyun 	0x020e079c, 0x00000028,
828*4882a593Smuzhiyun 	0x020e07a0, 0x00000028,
829*4882a593Smuzhiyun 	0x020e07a4, 0x00000028,
830*4882a593Smuzhiyun 	0x020e07a8, 0x00000028,
831*4882a593Smuzhiyun 	0x020e0748, 0x00000028,
832*4882a593Smuzhiyun 	0x020e05ac, 0x00000028,
833*4882a593Smuzhiyun 	0x020e05b4, 0x00000028,
834*4882a593Smuzhiyun 	0x020e0528, 0x00000028,
835*4882a593Smuzhiyun 	0x020e0520, 0x00000028,
836*4882a593Smuzhiyun 	0x020e0514, 0x00000028,
837*4882a593Smuzhiyun 	0x020e0510, 0x00000028,
838*4882a593Smuzhiyun 	0x020e05bc, 0x00000028,
839*4882a593Smuzhiyun 	0x020e05c4, 0x00000028,
840*4882a593Smuzhiyun 	0x021b0800, 0xa1390003,
841*4882a593Smuzhiyun 	0x021b080c, 0x001F001F,
842*4882a593Smuzhiyun 	0x021b0810, 0x001F001F,
843*4882a593Smuzhiyun 	0x021b480c, 0x001F001F,
844*4882a593Smuzhiyun 	0x021b4810, 0x001F001F,
845*4882a593Smuzhiyun 	0x021b083c, 0x43260335,
846*4882a593Smuzhiyun 	0x021b0840, 0x031A030B,
847*4882a593Smuzhiyun 	0x021b483c, 0x4323033B,
848*4882a593Smuzhiyun 	0x021b4840, 0x0323026F,
849*4882a593Smuzhiyun 	0x021b0848, 0x483D4545,
850*4882a593Smuzhiyun 	0x021b4848, 0x44433E48,
851*4882a593Smuzhiyun 	0x021b0850, 0x41444840,
852*4882a593Smuzhiyun 	0x021b4850, 0x4835483E,
853*4882a593Smuzhiyun 	0x021b081c, 0x33333333,
854*4882a593Smuzhiyun 	0x021b0820, 0x33333333,
855*4882a593Smuzhiyun 	0x021b0824, 0x33333333,
856*4882a593Smuzhiyun 	0x021b0828, 0x33333333,
857*4882a593Smuzhiyun 	0x021b481c, 0x33333333,
858*4882a593Smuzhiyun 	0x021b4820, 0x33333333,
859*4882a593Smuzhiyun 	0x021b4824, 0x33333333,
860*4882a593Smuzhiyun 	0x021b4828, 0x33333333,
861*4882a593Smuzhiyun 	0x021b08b8, 0x00000800,
862*4882a593Smuzhiyun 	0x021b48b8, 0x00000800,
863*4882a593Smuzhiyun 	0x021b0004, 0x00020036,
864*4882a593Smuzhiyun 	0x021b0008, 0x09444040,
865*4882a593Smuzhiyun 	0x021b000c, 0x8A8F7955,
866*4882a593Smuzhiyun 	0x021b0010, 0xFF328F64,
867*4882a593Smuzhiyun 	0x021b0014, 0x01FF00DB,
868*4882a593Smuzhiyun 	0x021b0018, 0x00001740,
869*4882a593Smuzhiyun 	0x021b001c, 0x00008000,
870*4882a593Smuzhiyun 	0x021b002c, 0x000026d2,
871*4882a593Smuzhiyun 	0x021b0030, 0x008F1023,
872*4882a593Smuzhiyun 	0x021b0040, 0x00000047,
873*4882a593Smuzhiyun 	0x021b0000, 0x841A0000,
874*4882a593Smuzhiyun 	0x021b001c, 0x04088032,
875*4882a593Smuzhiyun 	0x021b001c, 0x00008033,
876*4882a593Smuzhiyun 	0x021b001c, 0x00048031,
877*4882a593Smuzhiyun 	0x021b001c, 0x09408030,
878*4882a593Smuzhiyun 	0x021b001c, 0x04008040,
879*4882a593Smuzhiyun 	0x021b0020, 0x00005800,
880*4882a593Smuzhiyun 	0x021b0818, 0x00011117,
881*4882a593Smuzhiyun 	0x021b4818, 0x00011117,
882*4882a593Smuzhiyun 	0x021b0004, 0x00025576,
883*4882a593Smuzhiyun 	0x021b0404, 0x00011006,
884*4882a593Smuzhiyun 	0x021b001c, 0x00000000,
885*4882a593Smuzhiyun 	0x020c4068, 0x00C03F3F,
886*4882a593Smuzhiyun 	0x020c406c, 0x0030FC03,
887*4882a593Smuzhiyun 	0x020c4070, 0x0FFFC000,
888*4882a593Smuzhiyun 	0x020c4074, 0x3FF00000,
889*4882a593Smuzhiyun 	0x020c4078, 0xFFFFF300,
890*4882a593Smuzhiyun 	0x020c407c, 0x0F0000F3,
891*4882a593Smuzhiyun 	0x020c4080, 0x00000FFF,
892*4882a593Smuzhiyun 	0x020e0010, 0xF00000CF,
893*4882a593Smuzhiyun 	0x020e0018, 0x007F007F,
894*4882a593Smuzhiyun 	0x020e001c, 0x007F007F,
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun static int mx6qp_dcd_table[] = {
898*4882a593Smuzhiyun 	0x020e0798, 0x000C0000,
899*4882a593Smuzhiyun 	0x020e0758, 0x00000000,
900*4882a593Smuzhiyun 	0x020e0588, 0x00000030,
901*4882a593Smuzhiyun 	0x020e0594, 0x00000030,
902*4882a593Smuzhiyun 	0x020e056c, 0x00000030,
903*4882a593Smuzhiyun 	0x020e0578, 0x00000030,
904*4882a593Smuzhiyun 	0x020e074c, 0x00000030,
905*4882a593Smuzhiyun 	0x020e057c, 0x00000030,
906*4882a593Smuzhiyun 	0x020e058c, 0x00000000,
907*4882a593Smuzhiyun 	0x020e059c, 0x00000030,
908*4882a593Smuzhiyun 	0x020e05a0, 0x00000030,
909*4882a593Smuzhiyun 	0x020e078c, 0x00000030,
910*4882a593Smuzhiyun 	0x020e0750, 0x00020000,
911*4882a593Smuzhiyun 	0x020e05a8, 0x00000030,
912*4882a593Smuzhiyun 	0x020e05b0, 0x00000030,
913*4882a593Smuzhiyun 	0x020e0524, 0x00000030,
914*4882a593Smuzhiyun 	0x020e051c, 0x00000030,
915*4882a593Smuzhiyun 	0x020e0518, 0x00000030,
916*4882a593Smuzhiyun 	0x020e050c, 0x00000030,
917*4882a593Smuzhiyun 	0x020e05b8, 0x00000030,
918*4882a593Smuzhiyun 	0x020e05c0, 0x00000030,
919*4882a593Smuzhiyun 	0x020e0774, 0x00020000,
920*4882a593Smuzhiyun 	0x020e0784, 0x00000030,
921*4882a593Smuzhiyun 	0x020e0788, 0x00000030,
922*4882a593Smuzhiyun 	0x020e0794, 0x00000030,
923*4882a593Smuzhiyun 	0x020e079c, 0x00000030,
924*4882a593Smuzhiyun 	0x020e07a0, 0x00000030,
925*4882a593Smuzhiyun 	0x020e07a4, 0x00000030,
926*4882a593Smuzhiyun 	0x020e07a8, 0x00000030,
927*4882a593Smuzhiyun 	0x020e0748, 0x00000030,
928*4882a593Smuzhiyun 	0x020e05ac, 0x00000030,
929*4882a593Smuzhiyun 	0x020e05b4, 0x00000030,
930*4882a593Smuzhiyun 	0x020e0528, 0x00000030,
931*4882a593Smuzhiyun 	0x020e0520, 0x00000030,
932*4882a593Smuzhiyun 	0x020e0514, 0x00000030,
933*4882a593Smuzhiyun 	0x020e0510, 0x00000030,
934*4882a593Smuzhiyun 	0x020e05bc, 0x00000030,
935*4882a593Smuzhiyun 	0x020e05c4, 0x00000030,
936*4882a593Smuzhiyun 	0x021b0800, 0xa1390003,
937*4882a593Smuzhiyun 	0x021b080c, 0x001b001e,
938*4882a593Smuzhiyun 	0x021b0810, 0x002e0029,
939*4882a593Smuzhiyun 	0x021b480c, 0x001b002a,
940*4882a593Smuzhiyun 	0x021b4810, 0x0019002c,
941*4882a593Smuzhiyun 	0x021b083c, 0x43240334,
942*4882a593Smuzhiyun 	0x021b0840, 0x0324031a,
943*4882a593Smuzhiyun 	0x021b483c, 0x43340344,
944*4882a593Smuzhiyun 	0x021b4840, 0x03280276,
945*4882a593Smuzhiyun 	0x021b0848, 0x44383A3E,
946*4882a593Smuzhiyun 	0x021b4848, 0x3C3C3846,
947*4882a593Smuzhiyun 	0x021b0850, 0x2e303230,
948*4882a593Smuzhiyun 	0x021b4850, 0x38283E34,
949*4882a593Smuzhiyun 	0x021b081c, 0x33333333,
950*4882a593Smuzhiyun 	0x021b0820, 0x33333333,
951*4882a593Smuzhiyun 	0x021b0824, 0x33333333,
952*4882a593Smuzhiyun 	0x021b0828, 0x33333333,
953*4882a593Smuzhiyun 	0x021b481c, 0x33333333,
954*4882a593Smuzhiyun 	0x021b4820, 0x33333333,
955*4882a593Smuzhiyun 	0x021b4824, 0x33333333,
956*4882a593Smuzhiyun 	0x021b4828, 0x33333333,
957*4882a593Smuzhiyun 	0x021b08c0, 0x24912492,
958*4882a593Smuzhiyun 	0x021b48c0, 0x24912492,
959*4882a593Smuzhiyun 	0x021b08b8, 0x00000800,
960*4882a593Smuzhiyun 	0x021b48b8, 0x00000800,
961*4882a593Smuzhiyun 	0x021b0004, 0x00020036,
962*4882a593Smuzhiyun 	0x021b0008, 0x09444040,
963*4882a593Smuzhiyun 	0x021b000c, 0x898E7955,
964*4882a593Smuzhiyun 	0x021b0010, 0xFF328F64,
965*4882a593Smuzhiyun 	0x021b0014, 0x01FF00DB,
966*4882a593Smuzhiyun 	0x021b0018, 0x00001740,
967*4882a593Smuzhiyun 	0x021b001c, 0x00008000,
968*4882a593Smuzhiyun 	0x021b002c, 0x000026d2,
969*4882a593Smuzhiyun 	0x021b0030, 0x008E1023,
970*4882a593Smuzhiyun 	0x021b0040, 0x00000047,
971*4882a593Smuzhiyun 	0x021b0400, 0x14420000,
972*4882a593Smuzhiyun 	0x021b0000, 0x841A0000,
973*4882a593Smuzhiyun 	0x00bb0008, 0x00000004,
974*4882a593Smuzhiyun 	0x00bb000c, 0x2891E41A,
975*4882a593Smuzhiyun 	0x00bb0038, 0x00000564,
976*4882a593Smuzhiyun 	0x00bb0014, 0x00000040,
977*4882a593Smuzhiyun 	0x00bb0028, 0x00000020,
978*4882a593Smuzhiyun 	0x00bb002c, 0x00000020,
979*4882a593Smuzhiyun 	0x021b001c, 0x04088032,
980*4882a593Smuzhiyun 	0x021b001c, 0x00008033,
981*4882a593Smuzhiyun 	0x021b001c, 0x00048031,
982*4882a593Smuzhiyun 	0x021b001c, 0x09408030,
983*4882a593Smuzhiyun 	0x021b001c, 0x04008040,
984*4882a593Smuzhiyun 	0x021b0020, 0x00005800,
985*4882a593Smuzhiyun 	0x021b0818, 0x00011117,
986*4882a593Smuzhiyun 	0x021b4818, 0x00011117,
987*4882a593Smuzhiyun 	0x021b0004, 0x00025576,
988*4882a593Smuzhiyun 	0x021b0404, 0x00011006,
989*4882a593Smuzhiyun 	0x021b001c, 0x00000000,
990*4882a593Smuzhiyun 	0x020c4068, 0x00C03F3F,
991*4882a593Smuzhiyun 	0x020c406c, 0x0030FC03,
992*4882a593Smuzhiyun 	0x020c4070, 0x0FFFC000,
993*4882a593Smuzhiyun 	0x020c4074, 0x3FF00000,
994*4882a593Smuzhiyun 	0x020c4078, 0xFFFFF300,
995*4882a593Smuzhiyun 	0x020c407c, 0x0F0000F3,
996*4882a593Smuzhiyun 	0x020c4080, 0x00000FFF,
997*4882a593Smuzhiyun 	0x020e0010, 0xF00000CF,
998*4882a593Smuzhiyun 	0x020e0018, 0x77177717,
999*4882a593Smuzhiyun 	0x020e001c, 0x77177717,
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun static int mx6dl_dcd_table[] = {
1003*4882a593Smuzhiyun 	0x020e0774, 0x000C0000,
1004*4882a593Smuzhiyun 	0x020e0754, 0x00000000,
1005*4882a593Smuzhiyun 	0x020e04ac, 0x00000030,
1006*4882a593Smuzhiyun 	0x020e04b0, 0x00000030,
1007*4882a593Smuzhiyun 	0x020e0464, 0x00000030,
1008*4882a593Smuzhiyun 	0x020e0490, 0x00000030,
1009*4882a593Smuzhiyun 	0x020e074c, 0x00000030,
1010*4882a593Smuzhiyun 	0x020e0494, 0x00000030,
1011*4882a593Smuzhiyun 	0x020e04a0, 0x00000000,
1012*4882a593Smuzhiyun 	0x020e04b4, 0x00000030,
1013*4882a593Smuzhiyun 	0x020e04b8, 0x00000030,
1014*4882a593Smuzhiyun 	0x020e076c, 0x00000030,
1015*4882a593Smuzhiyun 	0x020e0750, 0x00020000,
1016*4882a593Smuzhiyun 	0x020e04bc, 0x00000028,
1017*4882a593Smuzhiyun 	0x020e04c0, 0x00000028,
1018*4882a593Smuzhiyun 	0x020e04c4, 0x00000028,
1019*4882a593Smuzhiyun 	0x020e04c8, 0x00000028,
1020*4882a593Smuzhiyun 	0x020e04cc, 0x00000028,
1021*4882a593Smuzhiyun 	0x020e04d0, 0x00000028,
1022*4882a593Smuzhiyun 	0x020e04d4, 0x00000028,
1023*4882a593Smuzhiyun 	0x020e04d8, 0x00000028,
1024*4882a593Smuzhiyun 	0x020e0760, 0x00020000,
1025*4882a593Smuzhiyun 	0x020e0764, 0x00000028,
1026*4882a593Smuzhiyun 	0x020e0770, 0x00000028,
1027*4882a593Smuzhiyun 	0x020e0778, 0x00000028,
1028*4882a593Smuzhiyun 	0x020e077c, 0x00000028,
1029*4882a593Smuzhiyun 	0x020e0780, 0x00000028,
1030*4882a593Smuzhiyun 	0x020e0784, 0x00000028,
1031*4882a593Smuzhiyun 	0x020e078c, 0x00000028,
1032*4882a593Smuzhiyun 	0x020e0748, 0x00000028,
1033*4882a593Smuzhiyun 	0x020e0470, 0x00000028,
1034*4882a593Smuzhiyun 	0x020e0474, 0x00000028,
1035*4882a593Smuzhiyun 	0x020e0478, 0x00000028,
1036*4882a593Smuzhiyun 	0x020e047c, 0x00000028,
1037*4882a593Smuzhiyun 	0x020e0480, 0x00000028,
1038*4882a593Smuzhiyun 	0x020e0484, 0x00000028,
1039*4882a593Smuzhiyun 	0x020e0488, 0x00000028,
1040*4882a593Smuzhiyun 	0x020e048c, 0x00000028,
1041*4882a593Smuzhiyun 	0x021b0800, 0xa1390003,
1042*4882a593Smuzhiyun 	0x021b080c, 0x001F001F,
1043*4882a593Smuzhiyun 	0x021b0810, 0x001F001F,
1044*4882a593Smuzhiyun 	0x021b480c, 0x001F001F,
1045*4882a593Smuzhiyun 	0x021b4810, 0x001F001F,
1046*4882a593Smuzhiyun 	0x021b083c, 0x42190217,
1047*4882a593Smuzhiyun 	0x021b0840, 0x017B017B,
1048*4882a593Smuzhiyun 	0x021b483c, 0x4176017B,
1049*4882a593Smuzhiyun 	0x021b4840, 0x015F016C,
1050*4882a593Smuzhiyun 	0x021b0848, 0x4C4C4D4C,
1051*4882a593Smuzhiyun 	0x021b4848, 0x4A4D4C48,
1052*4882a593Smuzhiyun 	0x021b0850, 0x3F3F3F40,
1053*4882a593Smuzhiyun 	0x021b4850, 0x3538382E,
1054*4882a593Smuzhiyun 	0x021b081c, 0x33333333,
1055*4882a593Smuzhiyun 	0x021b0820, 0x33333333,
1056*4882a593Smuzhiyun 	0x021b0824, 0x33333333,
1057*4882a593Smuzhiyun 	0x021b0828, 0x33333333,
1058*4882a593Smuzhiyun 	0x021b481c, 0x33333333,
1059*4882a593Smuzhiyun 	0x021b4820, 0x33333333,
1060*4882a593Smuzhiyun 	0x021b4824, 0x33333333,
1061*4882a593Smuzhiyun 	0x021b4828, 0x33333333,
1062*4882a593Smuzhiyun 	0x021b08b8, 0x00000800,
1063*4882a593Smuzhiyun 	0x021b48b8, 0x00000800,
1064*4882a593Smuzhiyun 	0x021b0004, 0x00020025,
1065*4882a593Smuzhiyun 	0x021b0008, 0x00333030,
1066*4882a593Smuzhiyun 	0x021b000c, 0x676B5313,
1067*4882a593Smuzhiyun 	0x021b0010, 0xB66E8B63,
1068*4882a593Smuzhiyun 	0x021b0014, 0x01FF00DB,
1069*4882a593Smuzhiyun 	0x021b0018, 0x00001740,
1070*4882a593Smuzhiyun 	0x021b001c, 0x00008000,
1071*4882a593Smuzhiyun 	0x021b002c, 0x000026d2,
1072*4882a593Smuzhiyun 	0x021b0030, 0x006B1023,
1073*4882a593Smuzhiyun 	0x021b0040, 0x00000047,
1074*4882a593Smuzhiyun 	0x021b0000, 0x841A0000,
1075*4882a593Smuzhiyun 	0x021b001c, 0x04008032,
1076*4882a593Smuzhiyun 	0x021b001c, 0x00008033,
1077*4882a593Smuzhiyun 	0x021b001c, 0x00048031,
1078*4882a593Smuzhiyun 	0x021b001c, 0x05208030,
1079*4882a593Smuzhiyun 	0x021b001c, 0x04008040,
1080*4882a593Smuzhiyun 	0x021b0020, 0x00005800,
1081*4882a593Smuzhiyun 	0x021b0818, 0x00011117,
1082*4882a593Smuzhiyun 	0x021b4818, 0x00011117,
1083*4882a593Smuzhiyun 	0x021b0004, 0x00025565,
1084*4882a593Smuzhiyun 	0x021b0404, 0x00011006,
1085*4882a593Smuzhiyun 	0x021b001c, 0x00000000,
1086*4882a593Smuzhiyun 	0x020c4068, 0x00C03F3F,
1087*4882a593Smuzhiyun 	0x020c406c, 0x0030FC03,
1088*4882a593Smuzhiyun 	0x020c4070, 0x0FFFC000,
1089*4882a593Smuzhiyun 	0x020c4074, 0x3FF00000,
1090*4882a593Smuzhiyun 	0x020c4078, 0xFFFFF300,
1091*4882a593Smuzhiyun 	0x020c407c, 0x0F0000C3,
1092*4882a593Smuzhiyun 	0x020c4080, 0x00000FFF,
1093*4882a593Smuzhiyun 	0x020e0010, 0xF00000CF,
1094*4882a593Smuzhiyun 	0x020e0018, 0x007F007F,
1095*4882a593Smuzhiyun 	0x020e001c, 0x007F007F,
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun 
ddr_init(int * table,int size)1098*4882a593Smuzhiyun static void ddr_init(int *table, int size)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun 	int i;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	for (i = 0; i < size / 2 ; i++)
1103*4882a593Smuzhiyun 		writel(table[2 * i + 1], table[2 * i]);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun 
spl_dram_init(void)1106*4882a593Smuzhiyun static void spl_dram_init(void)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	if (is_mx6dq())
1109*4882a593Smuzhiyun 		ddr_init(mx6q_dcd_table, ARRAY_SIZE(mx6q_dcd_table));
1110*4882a593Smuzhiyun 	else if (is_mx6dqp())
1111*4882a593Smuzhiyun 		ddr_init(mx6qp_dcd_table, ARRAY_SIZE(mx6qp_dcd_table));
1112*4882a593Smuzhiyun 	else if (is_mx6sdl())
1113*4882a593Smuzhiyun 		ddr_init(mx6dl_dcd_table, ARRAY_SIZE(mx6dl_dcd_table));
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
board_init_f(ulong dummy)1116*4882a593Smuzhiyun void board_init_f(ulong dummy)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun 	/* DDR initialization */
1119*4882a593Smuzhiyun 	spl_dram_init();
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/* setup AIPS and disable watchdog */
1122*4882a593Smuzhiyun 	arch_cpu_init();
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	ccgr_init();
1125*4882a593Smuzhiyun 	gpr_init();
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	/* iomux and setup of i2c */
1128*4882a593Smuzhiyun 	board_early_init_f();
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	/* setup GP timer */
1131*4882a593Smuzhiyun 	timer_init();
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	/* UART clocks enabled and gd valid - init serial console */
1134*4882a593Smuzhiyun 	preloader_console_init();
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	/* Clear the BSS. */
1137*4882a593Smuzhiyun 	memset(__bss_start, 0, __bss_end - __bss_start);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* load/boot image from boot device */
1140*4882a593Smuzhiyun 	board_init_r(NULL, 0);
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun #endif
1143