1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
10*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
15*4882a593Smuzhiyun #include <mmc.h>
16*4882a593Smuzhiyun #include <fsl_esdhc.h>
17*4882a593Smuzhiyun #include <miiphy.h>
18*4882a593Smuzhiyun #include <netdev.h>
19*4882a593Smuzhiyun #include <usb.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
24*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
25*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
28*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
29*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
32*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
33*4882a593Smuzhiyun
dram_init(void)34*4882a593Smuzhiyun int dram_init(void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun #if defined(CONFIG_MX6DL) && !defined(CONFIG_MX6DL_LPDDR2) && \
37*4882a593Smuzhiyun defined(CONFIG_DDR_32BIT)
38*4882a593Smuzhiyun gd->ram_size = ((phys_size_t)CONFIG_DDR_MB * 1024 * 1024) / 2;
39*4882a593Smuzhiyun #else
40*4882a593Smuzhiyun gd->ram_size = (phys_size_t)CONFIG_DDR_MB * 1024 * 1024;
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return 0;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun iomux_v3_cfg_t const uart4_pads[] = {
47*4882a593Smuzhiyun MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
48*4882a593Smuzhiyun MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc3_pads[] = {
52*4882a593Smuzhiyun MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
53*4882a593Smuzhiyun MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
54*4882a593Smuzhiyun MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
55*4882a593Smuzhiyun MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
56*4882a593Smuzhiyun MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
57*4882a593Smuzhiyun MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
58*4882a593Smuzhiyun MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
59*4882a593Smuzhiyun MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
60*4882a593Smuzhiyun MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
61*4882a593Smuzhiyun MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
62*4882a593Smuzhiyun MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc4_pads[] = {
66*4882a593Smuzhiyun MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
67*4882a593Smuzhiyun MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
68*4882a593Smuzhiyun MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
69*4882a593Smuzhiyun MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
70*4882a593Smuzhiyun MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
71*4882a593Smuzhiyun MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
72*4882a593Smuzhiyun MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
73*4882a593Smuzhiyun MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
74*4882a593Smuzhiyun MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
75*4882a593Smuzhiyun MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads[] = {
79*4882a593Smuzhiyun MX6_PAD_KEY_COL1__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
80*4882a593Smuzhiyun MX6_PAD_KEY_COL2__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
81*4882a593Smuzhiyun MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
82*4882a593Smuzhiyun MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
83*4882a593Smuzhiyun MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
84*4882a593Smuzhiyun MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
85*4882a593Smuzhiyun MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
86*4882a593Smuzhiyun MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
87*4882a593Smuzhiyun MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
88*4882a593Smuzhiyun MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
89*4882a593Smuzhiyun MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
90*4882a593Smuzhiyun MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
91*4882a593Smuzhiyun MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
92*4882a593Smuzhiyun MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
93*4882a593Smuzhiyun MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun
setup_iomux_uart(void)97*4882a593Smuzhiyun static void setup_iomux_uart(void)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
setup_iomux_enet(void)102*4882a593Smuzhiyun static void setup_iomux_enet(void)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
108*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[2] = {
109*4882a593Smuzhiyun {USDHC3_BASE_ADDR},
110*4882a593Smuzhiyun {USDHC4_BASE_ADDR},
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
board_mmc_get_env_dev(int devno)113*4882a593Smuzhiyun int board_mmc_get_env_dev(int devno)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun return devno - 2;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)118*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
121*4882a593Smuzhiyun int ret;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
124*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(6, 11));
125*4882a593Smuzhiyun ret = !gpio_get_value(IMX_GPIO_NR(6, 11));
126*4882a593Smuzhiyun } else /* Don't have the CD GPIO pin on board */
127*4882a593Smuzhiyun ret = 1;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return ret;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)132*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun int ret;
135*4882a593Smuzhiyun u32 index = 0;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
138*4882a593Smuzhiyun usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
141*4882a593Smuzhiyun switch (index) {
142*4882a593Smuzhiyun case 0:
143*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
144*4882a593Smuzhiyun usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun case 1:
147*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
148*4882a593Smuzhiyun usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
149*4882a593Smuzhiyun break;
150*4882a593Smuzhiyun default:
151*4882a593Smuzhiyun printf("Warning: you configured more USDHC controllers"
152*4882a593Smuzhiyun "(%d) then supported by the board (%d)\n",
153*4882a593Smuzhiyun index + 1, CONFIG_SYS_FSL_USDHC_NUM);
154*4882a593Smuzhiyun return -EINVAL;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
158*4882a593Smuzhiyun if (ret)
159*4882a593Smuzhiyun return ret;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #define MII_MMD_ACCESS_CTRL_REG 0xd
167*4882a593Smuzhiyun #define MII_MMD_ACCESS_ADDR_DATA_REG 0xe
168*4882a593Smuzhiyun #define MII_DBG_PORT_REG 0x1d
169*4882a593Smuzhiyun #define MII_DBG_PORT2_REG 0x1e
170*4882a593Smuzhiyun
fecmxc_mii_postcall(int phy)171*4882a593Smuzhiyun int fecmxc_mii_postcall(int phy)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun unsigned short val;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * Due to the i.MX6Q Armadillo2 board HW design,there is
177*4882a593Smuzhiyun * no 125Mhz clock input from SOC. In order to use RGMII,
178*4882a593Smuzhiyun * We need enable AR8031 ouput a 125MHz clk from CLK_25M
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x7);
181*4882a593Smuzhiyun miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, 0x8016);
182*4882a593Smuzhiyun miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x4007);
183*4882a593Smuzhiyun miiphy_read("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, &val);
184*4882a593Smuzhiyun val &= 0xffe3;
185*4882a593Smuzhiyun val |= 0x18;
186*4882a593Smuzhiyun miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, val);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* For the RGMII phy, we need enable tx clock delay */
189*4882a593Smuzhiyun miiphy_write("FEC", phy, MII_DBG_PORT_REG, 0x5);
190*4882a593Smuzhiyun miiphy_read("FEC", phy, MII_DBG_PORT2_REG, &val);
191*4882a593Smuzhiyun val |= 0x0100;
192*4882a593Smuzhiyun miiphy_write("FEC", phy, MII_DBG_PORT2_REG, val);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun miiphy_write("FEC", phy, MII_BMCR, 0xa100);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
board_eth_init(bd_t * bis)199*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct eth_device *dev;
202*4882a593Smuzhiyun int ret = cpu_eth_init(bis);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (ret)
205*4882a593Smuzhiyun return ret;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun dev = eth_get_dev_by_name("FEC");
208*4882a593Smuzhiyun if (!dev) {
209*4882a593Smuzhiyun printf("FEC MXC: Unable to get FEC device entry\n");
210*4882a593Smuzhiyun return -EINVAL;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
214*4882a593Smuzhiyun if (ret) {
215*4882a593Smuzhiyun printf("FEC MXC: Unable to register FEC mii postcall\n");
216*4882a593Smuzhiyun return ret;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
223*4882a593Smuzhiyun #define USB_OTHERREGS_OFFSET 0x800
224*4882a593Smuzhiyun #define UCTRL_PWR_POL (1 << 9)
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_otg_pads[] = {
227*4882a593Smuzhiyun MX6_PAD_EIM_D22__USB_OTG_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
228*4882a593Smuzhiyun MX6_PAD_GPIO_1__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
setup_usb(void)231*4882a593Smuzhiyun static void setup_usb(void)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
234*4882a593Smuzhiyun ARRAY_SIZE(usb_otg_pads));
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /*
237*4882a593Smuzhiyun * set daisy chain for otg_pin_id on 6q.
238*4882a593Smuzhiyun * for 6dl, this bit is reserved
239*4882a593Smuzhiyun */
240*4882a593Smuzhiyun imx_iomux_set_gpr_register(1, 13, 1, 1);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
board_ehci_hcd_init(int port)243*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun u32 *usbnc_usb_ctrl;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (port > 0)
248*4882a593Smuzhiyun return -EINVAL;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
251*4882a593Smuzhiyun port * 4);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun #endif
258*4882a593Smuzhiyun
board_early_init_f(void)259*4882a593Smuzhiyun int board_early_init_f(void)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun setup_iomux_uart();
262*4882a593Smuzhiyun setup_iomux_enet();
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
board_init(void)267*4882a593Smuzhiyun int board_init(void)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun /* address of boot parameters */
270*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
273*4882a593Smuzhiyun setup_usb();
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
checkboard(void)279*4882a593Smuzhiyun int checkboard(void)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun #ifdef CONFIG_MX6DL
282*4882a593Smuzhiyun puts("Board: MX6DL-Armadillo2\n");
283*4882a593Smuzhiyun #else
284*4882a593Smuzhiyun puts("Board: MX6Q-Armadillo2\n");
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun }
289