xref: /OK3568_Linux_fs/u-boot/board/freescale/mx6qarm2/imximage_mx6dl.cfg (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Jason Liu <r64343@freescale.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Refer doc/README.imximage for more details about how-to configure
8*4882a593Smuzhiyun * and create imximage boot image
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * The syntax is taken as close as possible with the kwbimage
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/* image version */
14*4882a593SmuzhiyunIMAGE_VERSION 2
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun/*
17*4882a593Smuzhiyun * Boot Device : one of
18*4882a593Smuzhiyun * spi, sd (the board has no nand neither onenand)
19*4882a593Smuzhiyun */
20*4882a593SmuzhiyunBOOT_FROM	sd
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun/*
23*4882a593Smuzhiyun * Device Configuration Data (DCD)
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * Each entry must have the format:
26*4882a593Smuzhiyun * Addr-type           Address        Value
27*4882a593Smuzhiyun *
28*4882a593Smuzhiyun * where:
29*4882a593Smuzhiyun *	Addr-type register length (1,2 or 4 bytes)
30*4882a593Smuzhiyun *	Address	  absolute address of the register
31*4882a593Smuzhiyun *	value	  value to be stored in the register
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun#ifdef CONFIG_MX6DL_LPDDR2
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun/* IOMUX SETTINGS */
39*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0 */
40*4882a593SmuzhiyunDATA 4 0x020E04bc 0x00003028
41*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1 */
42*4882a593SmuzhiyunDATA 4 0x020E04c0 0x00003028
43*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2 */
44*4882a593SmuzhiyunDATA 4 0x020E04c4 0x00003028
45*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3 */
46*4882a593SmuzhiyunDATA 4 0x020E04c8 0x00003028
47*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4 */
48*4882a593SmuzhiyunDATA 4 0x020E04cc 0x00003028
49*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5 */
50*4882a593SmuzhiyunDATA 4 0x020E04d0 0x00003028
51*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6 */
52*4882a593SmuzhiyunDATA 4 0x020E04d4 0x00003028
53*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7 */
54*4882a593SmuzhiyunDATA 4 0x020E04d8 0x00003028
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0 */
57*4882a593SmuzhiyunDATA 4 0x020E0470 0x00000038
58*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1 */
59*4882a593SmuzhiyunDATA 4 0x020E0474 0x00000038
60*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2 */
61*4882a593SmuzhiyunDATA 4 0x020E0478 0x00000038
62*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3 */
63*4882a593SmuzhiyunDATA 4 0x020E047c 0x00000038
64*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4 */
65*4882a593SmuzhiyunDATA 4 0x020E0480 0x00000038
66*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5 */
67*4882a593SmuzhiyunDATA 4 0x020E0484 0x00000038
68*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6 */
69*4882a593SmuzhiyunDATA 4 0x020E0488 0x00000038
70*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7 */
71*4882a593SmuzhiyunDATA 4 0x020E048c 0x00000038
72*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS */
73*4882a593SmuzhiyunDATA 4 0x020E0464 0x00000038
74*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS */
75*4882a593SmuzhiyunDATA 4 0x020E0490 0x00000038
76*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK_0 */
77*4882a593SmuzhiyunDATA 4 0x020E04ac 0x00000038
78*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK_1 */
79*4882a593SmuzhiyunDATA 4 0x020E04b0 0x00000038
80*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET */
81*4882a593SmuzhiyunDATA 4 0x020E0494 0x00000038
82*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0 */
83*4882a593SmuzhiyunDATA 4 0x020E04a4 0x00000038
84*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1 */
85*4882a593SmuzhiyunDATA 4 0x020E04a8 0x00000038
86*4882a593Smuzhiyun/*
87*4882a593Smuzhiyun * IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2
88*4882a593Smuzhiyun * DSE can be configured using Group Control Register:
89*4882a593Smuzhiyun * IOMUXC_SW_PAD_CTL_GRP_CTLDS
90*4882a593Smuzhiyun */
91*4882a593SmuzhiyunDATA 4 0x020E04a0 0x00000000
92*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDODT0 */
93*4882a593SmuzhiyunDATA 4 0x020E04b4 0x00000038
94*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDODT1 */
95*4882a593SmuzhiyunDATA 4 0x020E04b8 0x00000038
96*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_B0DS */
97*4882a593SmuzhiyunDATA 4 0x020E0764 0x00000038
98*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_B1DS */
99*4882a593SmuzhiyunDATA 4 0x020E0770 0x00000038
100*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_B2DS */
101*4882a593SmuzhiyunDATA 4 0x020E0778 0x00000038
102*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_B3DS */
103*4882a593SmuzhiyunDATA 4 0x020E077c 0x00000038
104*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_B4DS */
105*4882a593SmuzhiyunDATA 4 0x020E0780 0x00000038
106*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_B5DS */
107*4882a593SmuzhiyunDATA 4 0x020E0784 0x00000038
108*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_B6DS */
109*4882a593SmuzhiyunDATA 4 0x020E078c 0x00000038
110*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_B7DS */
111*4882a593SmuzhiyunDATA 4 0x020E0748 0x00000038
112*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_ADDDS */
113*4882a593SmuzhiyunDATA 4 0x020E074c 0x00000038
114*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_CTLDS */
115*4882a593SmuzhiyunDATA 4 0x020E076c 0x00000038
116*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL */
117*4882a593SmuzhiyunDATA 4 0x020E0750 0x00020000
118*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_DDRPKE */
119*4882a593SmuzhiyunDATA 4 0x020E0754 0x00000000
120*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_DDRMODE */
121*4882a593SmuzhiyunDATA 4 0x020E0760 0x00020000
122*4882a593Smuzhiyun/* IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE */
123*4882a593SmuzhiyunDATA 4 0x020E0774 0x00080000
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun/*
126*4882a593Smuzhiyun * DDR Controller Registers
127*4882a593Smuzhiyun *
128*4882a593Smuzhiyun * Manufacturer:	Mocron
129*4882a593Smuzhiyun * Device Part Number:	MT42L64M64D2KH-18
130*4882a593Smuzhiyun * Clock Freq.: 	528MHz
131*4882a593Smuzhiyun * MMDC channels: Both MMDC0, MMDC1
132*4882a593Smuzhiyun *Density per CS in Gb: 	256M
133*4882a593Smuzhiyun * Chip Selects used:	2
134*4882a593Smuzhiyun * Number of Banks:	8
135*4882a593Smuzhiyun * Row address:    	14
136*4882a593Smuzhiyun * Column address: 	9
137*4882a593Smuzhiyun * Data bus width	32
138*4882a593Smuzhiyun */
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun/* MMDC_P0_BASE_ADDR = 0x021b0000 */
141*4882a593Smuzhiyun/* MMDC_P1_BASE_ADDR = 0x021b4000 */
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun/* MMDC0_MDSCR, set the Configuration request bit during MMDC set up */
144*4882a593SmuzhiyunDATA 4 0x021b001c 0x00008000
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun/* MMDC0_MDSCR, set the Configuration request bit during MMDC set up */
147*4882a593SmuzhiyunDATA 4 0x021b401c 0x00008000
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun/*LPDDR2 ZQ params */
150*4882a593SmuzhiyunDATA 4 0x021b085c 0x1b5f01ff
151*4882a593SmuzhiyunDATA 4 0x021b485c 0x1b5f01ff
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun/* Calibration setup. */
154*4882a593Smuzhiyun/* DDR_PHY_P0_MPZQHWCTRL, enable on time ZQ calibration */
155*4882a593SmuzhiyunDATA 4 0x021b0800 0xa1390003
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun/*ca bus abs delay */
158*4882a593SmuzhiyunDATA 4 0x021b0890 0x00400000
159*4882a593Smuzhiyun/*ca bus abs delay */
160*4882a593SmuzhiyunDATA 4 0x021b4890 0x00400000
161*4882a593Smuzhiyun/* values of 20,40,50,60,7f tried. no difference seen */
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun/* DDR_PHY_P1_MPWRCADL */
164*4882a593SmuzhiyunDATA 4 0x021b48bc 0x00055555
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun/*frc_msr.*/
167*4882a593SmuzhiyunDATA 4 0x021b08b8 0x00000800
168*4882a593Smuzhiyun/*frc_msr.*/
169*4882a593SmuzhiyunDATA 4 0x021b48b8 0x00000800
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun/* DDR_PHY_P0_MPREDQBY0DL3 */
172*4882a593SmuzhiyunDATA 4 0x021b081c 0x33333333
173*4882a593Smuzhiyun/* DDR_PHY_P0_MPREDQBY1DL3 */
174*4882a593SmuzhiyunDATA 4 0x021b0820 0x33333333
175*4882a593Smuzhiyun/* DDR_PHY_P0_MPREDQBY2DL3 */
176*4882a593SmuzhiyunDATA 4 0x021b0824 0x33333333
177*4882a593Smuzhiyun/* DDR_PHY_P0_MPREDQBY3DL3 */
178*4882a593SmuzhiyunDATA 4 0x021b0828 0x33333333
179*4882a593Smuzhiyun/* DDR_PHY_P1_MPREDQBY0DL3 */
180*4882a593SmuzhiyunDATA 4 0x021b481c 0x33333333
181*4882a593Smuzhiyun/* DDR_PHY_P1_MPREDQBY1DL3 */
182*4882a593SmuzhiyunDATA 4 0x021b4820 0x33333333
183*4882a593Smuzhiyun/* DDR_PHY_P1_MPREDQBY2DL3 */
184*4882a593SmuzhiyunDATA 4 0x021b4824 0x33333333
185*4882a593Smuzhiyun/* DDR_PHY_P1_MPREDQBY3DL3 */
186*4882a593SmuzhiyunDATA 4 0x021b4828 0x33333333
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun/*
189*4882a593Smuzhiyun * Read and write data delay, per byte.
190*4882a593Smuzhiyun * For optimized DDR operation it is recommended to run mmdc_calibration
191*4882a593Smuzhiyun * on your board, and replace 4 delay register assigns with resulted values
192*4882a593Smuzhiyun * Note:
193*4882a593Smuzhiyun * a. DQS gating is not relevant for LPDDR2. DSQ gating calibration section
194*4882a593Smuzhiyun *    should be skipped, or the write/read calibration comming after that
195*4882a593Smuzhiyun *    will stall
196*4882a593Smuzhiyun * b. The calibration code that runs for both MMDC0 & MMDC1 should be used.
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun
199*4882a593SmuzhiyunDATA 4 0x021b0848 0x4b4b524f
200*4882a593SmuzhiyunDATA 4 0x021b4848 0x494f4c44
201*4882a593Smuzhiyun
202*4882a593SmuzhiyunDATA 4 0x021b0850 0x3c3d303c
203*4882a593SmuzhiyunDATA 4 0x021b4850 0x3c343d38
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun/*dqs gating dis */
206*4882a593SmuzhiyunDATA 4 0x021b083c 0x20000000
207*4882a593SmuzhiyunDATA 4 0x021b0840 0x0
208*4882a593SmuzhiyunDATA 4 0x021b483c 0x20000000
209*4882a593SmuzhiyunDATA 4 0x021b4840 0x0
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun/*clk delay */
212*4882a593SmuzhiyunDATA 4 0x021b0858 0xa00
213*4882a593Smuzhiyun/*clk delay */
214*4882a593SmuzhiyunDATA 4 0x021b4858 0xa00
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun/*frc_msr */
217*4882a593SmuzhiyunDATA 4 0x021b08b8 0x00000800
218*4882a593Smuzhiyun/*frc_msr */
219*4882a593SmuzhiyunDATA 4 0x021b48b8 0x00000800
220*4882a593Smuzhiyun/* Calibration setup end */
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun/* Channel0 - startng address 0x80000000 */
223*4882a593Smuzhiyun/* MMDC0_MDCFG0 */
224*4882a593SmuzhiyunDATA 4 0x021b000c 0x34386145
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun/* MMDC0_MDPDC */
227*4882a593SmuzhiyunDATA 4 0x021b0004 0x00020036
228*4882a593Smuzhiyun/* MMDC0_MDCFG1 */
229*4882a593SmuzhiyunDATA 4 0x021b0010 0x00100c83
230*4882a593Smuzhiyun/* MMDC0_MDCFG2 */
231*4882a593SmuzhiyunDATA 4 0x021b0014 0x000000Dc
232*4882a593Smuzhiyun/* MMDC0_MDMISC */
233*4882a593SmuzhiyunDATA 4 0x021b0018 0x0000174C
234*4882a593Smuzhiyun/* MMDC0_MDRWD;*/
235*4882a593SmuzhiyunDATA 4 0x021b002c 0x0f9f26d2
236*4882a593Smuzhiyun/* MMDC0_MDOR */
237*4882a593SmuzhiyunDATA 4 0x021b0030 0x009f0e10
238*4882a593Smuzhiyun/* MMDC0_MDCFG3LP */
239*4882a593SmuzhiyunDATA 4 0x021b0038 0x00190778
240*4882a593Smuzhiyun/* MMDC0_MDOTC */
241*4882a593SmuzhiyunDATA 4 0x021b0008 0x00000000
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun/* CS0_END */
244*4882a593SmuzhiyunDATA 4 0x021b0040 0x0000005f
245*4882a593Smuzhiyun/* ROC */
246*4882a593SmuzhiyunDATA 4 0x021b0404 0x0000000f
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun/* MMDC0_MDCTL */
249*4882a593SmuzhiyunDATA 4 0x021b0000 0xc3010000
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun/* Channel1 - starting address 0x10000000 */
252*4882a593Smuzhiyun/* MMDC1_MDCFG0 */
253*4882a593SmuzhiyunDATA 4 0x021b400c 0x34386145
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun/* MMDC1_MDPDC */
256*4882a593SmuzhiyunDATA 4 0x021b4004 0x00020036
257*4882a593Smuzhiyun/* MMDC1_MDCFG1 */
258*4882a593SmuzhiyunDATA 4 0x021b4010 0x00100c83
259*4882a593Smuzhiyun/* MMDC1_MDCFG2 */
260*4882a593SmuzhiyunDATA 4 0x021b4014 0x000000Dc
261*4882a593Smuzhiyun/* MMDC1_MDMISC */
262*4882a593SmuzhiyunDATA 4 0x021b4018 0x0000174C
263*4882a593Smuzhiyun/* MMDC1_MDRWD;*/
264*4882a593SmuzhiyunDATA 4 0x021b402c 0x0f9f26d2
265*4882a593Smuzhiyun/* MMDC1_MDOR */
266*4882a593SmuzhiyunDATA 4 0x021b4030 0x009f0e10
267*4882a593Smuzhiyun/* MMDC1_MDCFG3LP */
268*4882a593SmuzhiyunDATA 4 0x021b4038 0x00190778
269*4882a593Smuzhiyun/* MMDC1_MDOTC */
270*4882a593SmuzhiyunDATA 4 0x021b4008 0x00000000
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun/* CS0_END */
273*4882a593SmuzhiyunDATA 4 0x021b4040 0x0000003f
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun/* MMDC1_MDCTL */
276*4882a593SmuzhiyunDATA 4 0x021b4000 0xc3010000
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun/* Channel0 : Configure DDR device:*/
279*4882a593Smuzhiyun/* MRW: BA=0 CS=0 MR_ADDR=63 MR_OP=0 */
280*4882a593SmuzhiyunDATA 4 0x021b001c 0x003f8030
281*4882a593Smuzhiyun/* MRW: BA=0 CS=0 MR_ADDR=10 MR_OP=ff */
282*4882a593SmuzhiyunDATA 4 0x021b001c 0xff0a8030
283*4882a593Smuzhiyun/* MRW: BA=0 CS=0 MR_ADDR=1  MR_OP=a2 */
284*4882a593SmuzhiyunDATA 4 0x021b001c 0xa2018030
285*4882a593Smuzhiyun/* MRW: BA=0 CS=0 MR_ADDR=2  MR_OP=6. tcl=8, tcwl=4 */
286*4882a593SmuzhiyunDATA 4 0x021b001c 0x06028030
287*4882a593Smuzhiyun/* MRW: BA=0 CS=0 MR_ADDR=3  MR_OP=2.drive=240/6 */
288*4882a593SmuzhiyunDATA 4 0x021b001c 0x01038030
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun/* Channel1 : Configure DDR device:*/
291*4882a593Smuzhiyun/* MRW: BA=0 CS=0 MR_ADDR=63 MR_OP=0 */
292*4882a593SmuzhiyunDATA 4 0x021b401c 0x003f8030
293*4882a593Smuzhiyun/* MRW: BA=0 CS=0 MR_ADDR=10 MR_OP=ff */
294*4882a593SmuzhiyunDATA 4 0x021b401c 0xff0a8030
295*4882a593Smuzhiyun/* MRW: BA=0 CS=0 MR_ADDR=1  MR_OP=a2 */
296*4882a593SmuzhiyunDATA 4 0x021b401c 0xa2018030
297*4882a593Smuzhiyun/* MRW: BA=0 CS=0 MR_ADDR=2  MR_OP=6. tcl=8, tcwl=4 */
298*4882a593SmuzhiyunDATA 4 0x021b401c 0x06028030
299*4882a593Smuzhiyun/* MRW: BA=0 CS=0 MR_ADDR=3  MR_OP=2.drive=240/6 */
300*4882a593SmuzhiyunDATA 4 0x021b401c 0x01038030
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun/* MMDC0_MDREF */
303*4882a593SmuzhiyunDATA 4 0x021b0020 0x00005800
304*4882a593Smuzhiyun/* MMDC1_MDREF */
305*4882a593SmuzhiyunDATA 4 0x021b4020 0x00005800
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun/* DDR_PHY_P0_MPODTCTRL */
308*4882a593SmuzhiyunDATA 4 0x021b0818 0x0
309*4882a593Smuzhiyun/* DDR_PHY_P1_MPODTCTRL */
310*4882a593SmuzhiyunDATA 4 0x021b4818 0x0
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun/*
313*4882a593Smuzhiyun * calibration values based on calibration compare of 0x00ffff00:
314*4882a593Smuzhiyun * Note, these calibration values are based on Freescale's board
315*4882a593Smuzhiyun * May need to run calibration on target board to fine tune these
316*4882a593Smuzhiyun */
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun/* DDR_PHY_P0_MPZQHWCTRL, enable automatic ZQ calibration */
319*4882a593SmuzhiyunDATA 4 0x021b0800 0xa1310003
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun/* DDR_PHY_P0_MPMUR0, frc_msr */
322*4882a593SmuzhiyunDATA 4 0x021b08b8 0x00000800
323*4882a593Smuzhiyun/* DDR_PHY_P1_MPMUR0, frc_msr */
324*4882a593SmuzhiyunDATA 4 0x021b48b8 0x00000800
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun/*
327*4882a593Smuzhiyun * MMDC0_MDSCR, clear this register
328*4882a593Smuzhiyun * (especially the configuration bit as initialization is complete)
329*4882a593Smuzhiyun */
330*4882a593SmuzhiyunDATA 4 0x021b001c 0x00000000
331*4882a593Smuzhiyun/*
332*4882a593Smuzhiyun * MMDC0_MDSCR, clear this register
333*4882a593Smuzhiyun * (especially the configuration bit as initialization is complete)
334*4882a593Smuzhiyun */
335*4882a593SmuzhiyunDATA 4 0x021b401c 0x00000000
336*4882a593Smuzhiyun
337*4882a593SmuzhiyunDATA 4 0x020c4068 0x00C03F3F
338*4882a593SmuzhiyunDATA 4 0x020c406c 0x0030FC03
339*4882a593SmuzhiyunDATA 4 0x020c4070 0x0FFFC000
340*4882a593SmuzhiyunDATA 4 0x020c4074 0x3FF00000
341*4882a593SmuzhiyunDATA 4 0x020c4078 0x00FFF300
342*4882a593SmuzhiyunDATA 4 0x020c407c 0x0F0000C3
343*4882a593SmuzhiyunDATA 4 0x020c4080 0x000003FF
344*4882a593Smuzhiyun
345*4882a593SmuzhiyunDATA 4 0x020e0010 0xF00000CF
346*4882a593SmuzhiyunDATA 4 0x020e0018 0x007F007F
347*4882a593SmuzhiyunDATA 4 0x020e001c 0x007F007F
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun#else /* CONFIG_MX6DL_LPDDR2 */
350*4882a593Smuzhiyun
351*4882a593SmuzhiyunDATA 4 0x020e0798 0x000c0000
352*4882a593SmuzhiyunDATA 4 0x020e0758 0x00000000
353*4882a593SmuzhiyunDATA 4 0x020e0588 0x00000030
354*4882a593SmuzhiyunDATA 4 0x020e0594 0x00000030
355*4882a593SmuzhiyunDATA 4 0x020e056c 0x00000030
356*4882a593SmuzhiyunDATA 4 0x020e0578 0x00000030
357*4882a593SmuzhiyunDATA 4 0x020e074c 0x00000030
358*4882a593SmuzhiyunDATA 4 0x020e057c 0x00000030
359*4882a593SmuzhiyunDATA 4 0x020e0590 0x00003000
360*4882a593SmuzhiyunDATA 4 0x020e0598 0x00003000
361*4882a593SmuzhiyunDATA 4 0x020e058c 0x00000000
362*4882a593SmuzhiyunDATA 4 0x020e059c 0x00003030
363*4882a593SmuzhiyunDATA 4 0x020e05a0 0x00003030
364*4882a593SmuzhiyunDATA 4 0x020e078c 0x00000030
365*4882a593SmuzhiyunDATA 4 0x020e0750 0x00020000
366*4882a593SmuzhiyunDATA 4 0x020e05a8 0x00000030
367*4882a593SmuzhiyunDATA 4 0x020e05b0 0x00000030
368*4882a593SmuzhiyunDATA 4 0x020e0524 0x00000030
369*4882a593SmuzhiyunDATA 4 0x020e051c 0x00000030
370*4882a593SmuzhiyunDATA 4 0x020e0518 0x00000030
371*4882a593SmuzhiyunDATA 4 0x020e050c 0x00000030
372*4882a593SmuzhiyunDATA 4 0x020e05b8 0x00000030
373*4882a593SmuzhiyunDATA 4 0x020e05c0 0x00000030
374*4882a593SmuzhiyunDATA 4 0x020e0774 0x00020000
375*4882a593SmuzhiyunDATA 4 0x020e0784 0x00000030
376*4882a593SmuzhiyunDATA 4 0x020e0788 0x00000030
377*4882a593SmuzhiyunDATA 4 0x020e0794 0x00000030
378*4882a593SmuzhiyunDATA 4 0x020e079c 0x00000030
379*4882a593SmuzhiyunDATA 4 0x020e07a0 0x00000030
380*4882a593SmuzhiyunDATA 4 0x020e07a4 0x00000030
381*4882a593SmuzhiyunDATA 4 0x020e07a8 0x00000030
382*4882a593SmuzhiyunDATA 4 0x020e0748 0x00000030
383*4882a593SmuzhiyunDATA 4 0x020e05ac 0x00000030
384*4882a593SmuzhiyunDATA 4 0x020e05b4 0x00000030
385*4882a593SmuzhiyunDATA 4 0x020e0528 0x00000030
386*4882a593SmuzhiyunDATA 4 0x020e0520 0x00000030
387*4882a593SmuzhiyunDATA 4 0x020e0514 0x00000030
388*4882a593SmuzhiyunDATA 4 0x020e0510 0x00000030
389*4882a593SmuzhiyunDATA 4 0x020e05bc 0x00000030
390*4882a593SmuzhiyunDATA 4 0x020e05c4 0x00000030
391*4882a593Smuzhiyun
392*4882a593SmuzhiyunDATA 4 0x021b0800 0xa1390003
393*4882a593SmuzhiyunDATA 4 0x021b4800 0xa1390003
394*4882a593SmuzhiyunDATA 4 0x021b080c 0x001F001F
395*4882a593SmuzhiyunDATA 4 0x021b0810 0x001F001F
396*4882a593SmuzhiyunDATA 4 0x021b480c 0x00370037
397*4882a593SmuzhiyunDATA 4 0x021b4810 0x00370037
398*4882a593SmuzhiyunDATA 4 0x021b083c 0x422f0220
399*4882a593SmuzhiyunDATA 4 0x021b0840 0x021f0219
400*4882a593SmuzhiyunDATA 4 0x021b483C 0x422f0220
401*4882a593SmuzhiyunDATA 4 0x021b4840 0x022d022f
402*4882a593SmuzhiyunDATA 4 0x021b0848 0x47494b49
403*4882a593SmuzhiyunDATA 4 0x021b4848 0x48484c47
404*4882a593SmuzhiyunDATA 4 0x021b0850 0x39382b2f
405*4882a593SmuzhiyunDATA 4 0x021b4850 0x2f35312c
406*4882a593SmuzhiyunDATA 4 0x021b081c 0x33333333
407*4882a593SmuzhiyunDATA 4 0x021b0820 0x33333333
408*4882a593SmuzhiyunDATA 4 0x021b0824 0x33333333
409*4882a593SmuzhiyunDATA 4 0x021b0828 0x33333333
410*4882a593SmuzhiyunDATA 4 0x021b481c 0x33333333
411*4882a593SmuzhiyunDATA 4 0x021b4820 0x33333333
412*4882a593SmuzhiyunDATA 4 0x021b4824 0x33333333
413*4882a593SmuzhiyunDATA 4 0x021b4828 0x33333333
414*4882a593SmuzhiyunDATA 4 0x021b08b8 0x00000800
415*4882a593SmuzhiyunDATA 4 0x021b48b8 0x00000800
416*4882a593SmuzhiyunDATA 4 0x021b0004 0x0002002d
417*4882a593SmuzhiyunDATA 4 0x021b0008 0x00333030
418*4882a593Smuzhiyun
419*4882a593SmuzhiyunDATA 4 0x021b000c 0x40445323
420*4882a593SmuzhiyunDATA 4 0x021b0010 0xb66e8c63
421*4882a593Smuzhiyun
422*4882a593SmuzhiyunDATA 4 0x021b0014 0x01ff00db
423*4882a593SmuzhiyunDATA 4 0x021b0018 0x00081740
424*4882a593SmuzhiyunDATA 4 0x021b001c 0x00008000
425*4882a593SmuzhiyunDATA 4 0x021b002c 0x000026d2
426*4882a593SmuzhiyunDATA 4 0x021b0030 0x00440e21
427*4882a593Smuzhiyun#ifdef CONFIG_DDR_32BIT
428*4882a593SmuzhiyunDATA 4 0x021b0040 0x00000017
429*4882a593SmuzhiyunDATA 4 0x021b0000 0xc3190000
430*4882a593Smuzhiyun#else
431*4882a593SmuzhiyunDATA 4 0x021b0040 0x00000027
432*4882a593SmuzhiyunDATA 4 0x021b0000 0xc31a0000
433*4882a593Smuzhiyun#endif
434*4882a593SmuzhiyunDATA 4 0x021b001c 0x04008032
435*4882a593SmuzhiyunDATA 4 0x021b001c 0x0400803a
436*4882a593SmuzhiyunDATA 4 0x021b001c 0x00008033
437*4882a593SmuzhiyunDATA 4 0x021b001c 0x0000803b
438*4882a593SmuzhiyunDATA 4 0x021b001c 0x00428031
439*4882a593SmuzhiyunDATA 4 0x021b001c 0x00428039
440*4882a593SmuzhiyunDATA 4 0x021b001c 0x07208030
441*4882a593SmuzhiyunDATA 4 0x021b001c 0x07208038
442*4882a593SmuzhiyunDATA 4 0x021b001c 0x04008040
443*4882a593SmuzhiyunDATA 4 0x021b001c 0x04008048
444*4882a593SmuzhiyunDATA 4 0x021b0020 0x00005800
445*4882a593SmuzhiyunDATA 4 0x021b0818 0x00000007
446*4882a593SmuzhiyunDATA 4 0x021b4818 0x00000007
447*4882a593SmuzhiyunDATA 4 0x021b0004 0x0002556d
448*4882a593SmuzhiyunDATA 4 0x021b4004 0x00011006
449*4882a593SmuzhiyunDATA 4 0x021b001c 0x00000000
450*4882a593Smuzhiyun
451*4882a593SmuzhiyunDATA 4 0x020c4068 0x00C03F3F
452*4882a593SmuzhiyunDATA 4 0x020c406c 0x0030FC03
453*4882a593SmuzhiyunDATA 4 0x020c4070 0x0FFFC000
454*4882a593SmuzhiyunDATA 4 0x020c4074 0x3FF00000
455*4882a593SmuzhiyunDATA 4 0x020c4078 0x00FFF300
456*4882a593SmuzhiyunDATA 4 0x020c407c 0x0F0000C3
457*4882a593SmuzhiyunDATA 4 0x020c4080 0x000003FF
458*4882a593Smuzhiyun
459*4882a593SmuzhiyunDATA 4 0x020e0010 0xF00000CF
460*4882a593SmuzhiyunDATA 4 0x020e0018 0x007F007F
461*4882a593SmuzhiyunDATA 4 0x020e001c 0x007F007F
462*4882a593Smuzhiyun#endif /* CONFIG_MX6DL_LPDDR2 */
463