1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/iomux-mx53.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <netdev.h>
16*4882a593Smuzhiyun #include <mmc.h>
17*4882a593Smuzhiyun #include <fsl_esdhc.h>
18*4882a593Smuzhiyun #include <asm/gpio.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
dram_init(void)22*4882a593Smuzhiyun int dram_init(void)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun u32 size1, size2;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
27*4882a593Smuzhiyun size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun gd->ram_size = size1 + size2;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun return 0;
32*4882a593Smuzhiyun }
dram_init_banksize(void)33*4882a593Smuzhiyun int dram_init_banksize(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
36*4882a593Smuzhiyun gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
39*4882a593Smuzhiyun gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun return 0;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
45*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
46*4882a593Smuzhiyun
setup_iomux_uart(void)47*4882a593Smuzhiyun static void setup_iomux_uart(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun static const iomux_v3_cfg_t uart_pads[] = {
50*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
51*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
setup_iomux_fec(void)57*4882a593Smuzhiyun static void setup_iomux_fec(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun static const iomux_v3_cfg_t fec_pads[] = {
60*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
61*4882a593Smuzhiyun PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
62*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
63*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
64*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PKE),
65*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
66*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PKE),
67*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
68*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
69*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
70*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
71*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PKE),
72*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
73*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PKE),
74*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
75*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PKE),
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
82*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg[1] = {
83*4882a593Smuzhiyun {MMC_SDHC1_BASE_ADDR},
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)86*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
89*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(3, 13));
90*4882a593Smuzhiyun return !gpio_get_value(IMX_GPIO_NR(3, 13));
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
94*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP)
95*4882a593Smuzhiyun #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
96*4882a593Smuzhiyun PAD_CTL_DSE_HIGH)
97*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)98*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun static const iomux_v3_cfg_t sd1_pads[] = {
101*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
102*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
103*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
104*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
105*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
106*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
107*4882a593Smuzhiyun MX53_PAD_EIM_DA13__GPIO3_13,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun u32 index;
111*4882a593Smuzhiyun int ret;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
116*4882a593Smuzhiyun switch (index) {
117*4882a593Smuzhiyun case 0:
118*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(sd1_pads,
119*4882a593Smuzhiyun ARRAY_SIZE(sd1_pads));
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun default:
123*4882a593Smuzhiyun printf("Warning: you configured more ESDHC controller"
124*4882a593Smuzhiyun "(%d) as supported by the board(1)\n",
125*4882a593Smuzhiyun CONFIG_SYS_FSL_ESDHC_NUM);
126*4882a593Smuzhiyun return -EINVAL;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
129*4882a593Smuzhiyun if (ret)
130*4882a593Smuzhiyun return ret;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun #endif
136*4882a593Smuzhiyun
board_early_init_f(void)137*4882a593Smuzhiyun int board_early_init_f(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun setup_iomux_uart();
140*4882a593Smuzhiyun setup_iomux_fec();
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return 0;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
board_init(void)145*4882a593Smuzhiyun int board_init(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun /* address of boot parameters */
148*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
checkboard(void)153*4882a593Smuzhiyun int checkboard(void)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun puts("Board: MX53SMD\n");
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun }
159